blob: 387bbb47c1f0f2cedf10b6b5edf0bab3d71fb7e0 (
plain) (
blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
|
/**
* @file
*
* @ingroup ScoreSMPLockCPU
*
* @brief CPU SMP Lock Implementation
*/
/*
* Copyright (c) 2013 embedded brains GmbH
*
* The license and distribution terms for this file may be
* found in the file LICENSE in this distribution or at
* http://www.rtems.com/license/LICENSE.
*/
#ifndef _RTEMS_SCORE_NO_CPU_SMPLOCK_H
#define _RTEMS_SCORE_NO_CPU_SMPLOCK_H
#include <rtems/score/cpu.h>
#ifdef __cplusplus
extern "C" {
#endif /* __cplusplus */
/**
* @defgroup ScoreSMPLockCPU CPU SMP Locks
*
* @ingroup ScoreSMPLock
*
* This example will implement a ticket lock.
*
* @{
*/
/**
* @brief CPU SMP lock control.
*/
typedef struct {
unsigned int next_ticket;
unsigned int now_serving;
} CPU_SMP_lock_Control;
/**
* @brief CPU SMP lock control initializer for static initialization.
*/
#define CPU_SMP_LOCK_INITIALIZER { 0, 0 }
/**
* @brief Initializes a CPU SMP lock control.
*
* @param[out] lock The CPU SMP lock control.
*/
static inline void _CPU_SMP_lock_Initialize( CPU_SMP_lock_Control *lock )
{
lock->next_ticket = 0;
lock->now_serving = 0;
}
/**
* @brief Acquires a CPU SMP lock.
*
* @param[in/out] lock The CPU SMP lock control.
*/
static inline void _CPU_SMP_lock_Acquire( CPU_SMP_lock_Control *lock )
{
unsigned int my_ticket = _Atomic_Fetch_and_increment( &lock->next_ticket );
while ( _Atomic_Load_and_acquire( &lock->now_serving ) != my_ticket ) {
_Wait_some_time();
}
}
/**
* @brief Releases a CPU SMP lock.
*
* @param[in/out] lock The CPU SMP lock control.
*/
static inline void _CPU_SMP_lock_Release( CPU_SMP_lock_Control *lock )
{
_Atomic_Store_and_release( &lock->now_serving, lock->now_serving + 1 );
}
/**
* @brief Disables interrupts and acquires the CPU SMP lock.
*
* @param[in/out] lock The CPU SMP lock control.
* @param[out] isr_cookie The ISR cookie.
*/
#define _CPU_SMP_lock_ISR_disable_and_acquire( lock, isr_cookie ) \
do { \
_CPU_ISR_Disable( isr_cookie ); \
_CPU_SMP_lock_Acquire( lock ); \
} while (0)
/**
* @brief Releases the CPU SMP lock and enables interrupts.
*
* @param[in/out] lock The CPU SMP lock control.
* @param[in] isr_cookie The ISR cookie.
*/
#define _CPU_SMP_lock_Release_and_ISR_enable( lock, isr_cookie ) \
do { \
_CPU_SMP_lock_Release( lock ); \
_CPU_ISR_Enable( isr_cookie ); \
} while (0)
/**@}*/
#ifdef __cplusplus
}
#endif /* __cplusplus */
#endif /* _RTEMS_SCORE_NO_CPU_SMPLOCK_H */
|