blob: a2b92886460ddf6e370a6b26e13b209e9d18de3e (
plain) (
blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
|
/**
* @file
*
*/
/*
* COPYRIGHT (c) 1989-2012.
* On-Line Applications Research Corporation (OAR).
*
* The license and distribution terms for this file may be
* found in the file LICENSE in this distribution or at
* http://www.rtems.org/license/LICENSE.
*/
#include <rtems.h>
#include <stdlib.h>
#include <bsp/irq-generic.h>
#include <bsp/pci.h>
#include <bsp/i8259.h>
#include <bsp.h>
#include <libcpu/isr_entries.h>
void mips_default_isr( int vector );
#include <rtems/bspIo.h> /* for printk */
void mips_vector_isr_handlers( CPU_Interrupt_frame *frame )
{
unsigned int sr;
unsigned int cause;
unsigned int pending;
mips_get_sr( sr );
mips_get_cause( cause );
pending = (cause & sr & 0xff00) >> CAUSE_IPSHIFT;
/* SW Bits */
if ( pending & 0x01) {
printk("Pending IRQ Q 0x%x\n", pending );
}
if ( pending & 0x02) {
printk("Pending IRQ Q 0x%x\n", pending );
}
/* South Bridge Interrupt */
if ( pending & 0x04) {
BSP_i8259s_int_process();
}
/* South Bridge SMI */
if (pending & 0x08){
printk( "Pending IRQ 0x%x\n", pending );
}
/* TTY 2 */
if (pending & 0x10) {
printk( "Pending IRQ 0x%x\n", pending );
}
/* Core HI */
if (pending & 0x20) {
printk( "Pending IRQ 0x%x\n", pending );
}
/* Core LO */
if (pending & 0x40) {
printk( "Pending IRQ 0x%x\n", pending );
}
if ( pending & 0x80 ) {
bsp_interrupt_handler_dispatch( MALTA_INT_TICKER );
}
}
void mips_default_isr( int vector )
{
unsigned int sr;
unsigned int cause;
mips_get_sr( sr );
mips_get_cause( cause );
printk( "Unhandled isr exception: vector 0x%02x, cause 0x%08X, sr 0x%08X\n",
vector, cause, sr );
while(1); /* Lock it up */
rtems_fatal_error_occurred(1);
}
|