blob: d5a258da47b0c8f139fa8ec92801af2e5e72fdad (
plain) (
blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
|
/*
* This routine does the bulk of the system initialisation.
*/
/*
* Author:
* David Fiddes, D.J@fiddes.surfaid.org
* http://www.calm.hw.ac.uk/davidf/coldfire/
*
* COPYRIGHT (c) 1989-1998.
* On-Line Applications Research Corporation (OAR).
*
* The license and distribution terms for this file may be
* found in the file LICENSE in this distribution or at
* http://www.rtems.org/license/LICENSE.
*/
#include <bsp.h>
#include <bsp/bootcard.h>
#include <rtems/rtems/cache.h>
void bsp_start(void)
{
/* cfinit invalidates cache and sets acr registers */
/*
* Enable the cache, we only need to enable the instruction cache as the
* 532x has a unified data and instruction cache.
*/
rtems_cache_enable_instruction();
}
uint32_t bsp_get_CPU_clock_speed(void)
{
return 240000000;
}
uint32_t bsp_get_BUS_clock_speed(void)
{
return 80000000;
}
|