summaryrefslogtreecommitdiffstats
path: root/bsps/include/grlib/grspw2-regs.h
blob: 6293230cfe0bcc646a13939d1ac50b84b3dbadb1 (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
/* SPDX-License-Identifier: BSD-2-Clause */

/**
 * @file
 *
 * @ingroup RTEMSDeviceGRSPW2
 *
 * @brief This header file defines the GRSPW2 register block interface.
 */

/*
 * Copyright (C) 2021, 2023 embedded brains GmbH & Co. KG
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 * 2. Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in the
 *    documentation and/or other materials provided with the distribution.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

/*
 * This file is part of the RTEMS quality process and was automatically
 * generated.  If you find something that needs to be fixed or
 * worded better please post a report or patch to an RTEMS mailing list
 * or raise a bug report:
 *
 * https://www.rtems.org/bugs.html
 *
 * For information on updating and regenerating please refer to the How-To
 * section in the Software Requirements Engineering chapter of the
 * RTEMS Software Engineering manual.  The manual is provided as a part of
 * a release.  For development sources please refer to the online
 * documentation at:
 *
 * https://docs.rtems.org
 */

/* Generated from spec:/dev/grlib/if/grspw2-header */

#ifndef _GRLIB_GRSPW2_REGS_H
#define _GRLIB_GRSPW2_REGS_H

#include <stdint.h>

#ifdef __cplusplus
extern "C" {
#endif

/* Generated from spec:/dev/grlib/if/grspw2-dma */

/**
 * @defgroup RTEMSDeviceGRSPW2DMA GRSPW2 DMA
 *
 * @ingroup RTEMSDeviceGRSPW2
 *
 * @brief This group contains the GRSPW2 DMA interfaces.
 *
 * @{
 */

/**
 * @defgroup RTEMSDeviceGRSPW2DMADMACTRL DMA control/status (DMACTRL)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_DMACTRL_INTNUM_SHIFT 26
#define GRSPW2_DMACTRL_INTNUM_MASK 0xfc000000U
#define GRSPW2_DMACTRL_INTNUM_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_DMACTRL_INTNUM_MASK ) >> \
    GRSPW2_DMACTRL_INTNUM_SHIFT )
#define GRSPW2_DMACTRL_INTNUM_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_DMACTRL_INTNUM_MASK ) | \
    ( ( ( _val ) << GRSPW2_DMACTRL_INTNUM_SHIFT ) & \
      GRSPW2_DMACTRL_INTNUM_MASK ) )
#define GRSPW2_DMACTRL_INTNUM( _val ) \
  ( ( ( _val ) << GRSPW2_DMACTRL_INTNUM_SHIFT ) & \
    GRSPW2_DMACTRL_INTNUM_MASK )

#define GRSPW2_DMACTRL_RES_SHIFT 24
#define GRSPW2_DMACTRL_RES_MASK 0x3000000U
#define GRSPW2_DMACTRL_RES_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_DMACTRL_RES_MASK ) >> \
    GRSPW2_DMACTRL_RES_SHIFT )
#define GRSPW2_DMACTRL_RES_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_DMACTRL_RES_MASK ) | \
    ( ( ( _val ) << GRSPW2_DMACTRL_RES_SHIFT ) & \
      GRSPW2_DMACTRL_RES_MASK ) )
#define GRSPW2_DMACTRL_RES( _val ) \
  ( ( ( _val ) << GRSPW2_DMACTRL_RES_SHIFT ) & \
    GRSPW2_DMACTRL_RES_MASK )

#define GRSPW2_DMACTRL_EP 0x800000U

#define GRSPW2_DMACTRL_TR 0x400000U

#define GRSPW2_DMACTRL_IE 0x200000U

#define GRSPW2_DMACTRL_IT 0x100000U

#define GRSPW2_DMACTRL_RP 0x80000U

#define GRSPW2_DMACTRL_TP 0x40000U

#define GRSPW2_DMACTRL_TL 0x20000U

#define GRSPW2_DMACTRL_LE 0x10000U

#define GRSPW2_DMACTRL_SP 0x8000U

#define GRSPW2_DMACTRL_SA 0x4000U

#define GRSPW2_DMACTRL_EN 0x2000U

#define GRSPW2_DMACTRL_NS 0x1000U

#define GRSPW2_DMACTRL_RD 0x800U

#define GRSPW2_DMACTRL_RX 0x400U

#define GRSPW2_DMACTRL_AT 0x200U

#define GRSPW2_DMACTRL_RA 0x100U

#define GRSPW2_DMACTRL_TA 0x80U

#define GRSPW2_DMACTRL_PR 0x40U

#define GRSPW2_DMACTRL_PS 0x20U

#define GRSPW2_DMACTRL_AI 0x10U

#define GRSPW2_DMACTRL_RI 0x8U

#define GRSPW2_DMACTRL_TI 0x4U

#define GRSPW2_DMACTRL_RE 0x2U

#define GRSPW2_DMACTRL_TE 0x1U

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2DMADMAMAXLEN DMA RX maximum length (DMAMAXLEN)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_DMAMAXLEN_RXMAXLEN_SHIFT 2
#define GRSPW2_DMAMAXLEN_RXMAXLEN_MASK 0x1fffffcU
#define GRSPW2_DMAMAXLEN_RXMAXLEN_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_DMAMAXLEN_RXMAXLEN_MASK ) >> \
    GRSPW2_DMAMAXLEN_RXMAXLEN_SHIFT )
#define GRSPW2_DMAMAXLEN_RXMAXLEN_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_DMAMAXLEN_RXMAXLEN_MASK ) | \
    ( ( ( _val ) << GRSPW2_DMAMAXLEN_RXMAXLEN_SHIFT ) & \
      GRSPW2_DMAMAXLEN_RXMAXLEN_MASK ) )
#define GRSPW2_DMAMAXLEN_RXMAXLEN( _val ) \
  ( ( ( _val ) << GRSPW2_DMAMAXLEN_RXMAXLEN_SHIFT ) & \
    GRSPW2_DMAMAXLEN_RXMAXLEN_MASK )

#define GRSPW2_DMAMAXLEN_RES_SHIFT 0
#define GRSPW2_DMAMAXLEN_RES_MASK 0x3U
#define GRSPW2_DMAMAXLEN_RES_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_DMAMAXLEN_RES_MASK ) >> \
    GRSPW2_DMAMAXLEN_RES_SHIFT )
#define GRSPW2_DMAMAXLEN_RES_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_DMAMAXLEN_RES_MASK ) | \
    ( ( ( _val ) << GRSPW2_DMAMAXLEN_RES_SHIFT ) & \
      GRSPW2_DMAMAXLEN_RES_MASK ) )
#define GRSPW2_DMAMAXLEN_RES( _val ) \
  ( ( ( _val ) << GRSPW2_DMAMAXLEN_RES_SHIFT ) & \
    GRSPW2_DMAMAXLEN_RES_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2DMADMATXDESC \
 *   DMA transmit descriptor table address (DMATXDESC)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_DMATXDESC_DESCBASEADDR_SHIFT 0
#define GRSPW2_DMATXDESC_DESCBASEADDR_MASK 0xffffffffU
#define GRSPW2_DMATXDESC_DESCBASEADDR_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_DMATXDESC_DESCBASEADDR_MASK ) >> \
    GRSPW2_DMATXDESC_DESCBASEADDR_SHIFT )
#define GRSPW2_DMATXDESC_DESCBASEADDR_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_DMATXDESC_DESCBASEADDR_MASK ) | \
    ( ( ( _val ) << GRSPW2_DMATXDESC_DESCBASEADDR_SHIFT ) & \
      GRSPW2_DMATXDESC_DESCBASEADDR_MASK ) )
#define GRSPW2_DMATXDESC_DESCBASEADDR( _val ) \
  ( ( ( _val ) << GRSPW2_DMATXDESC_DESCBASEADDR_SHIFT ) & \
    GRSPW2_DMATXDESC_DESCBASEADDR_MASK )

#define GRSPW2_DMATXDESC_DESCSEL_SHIFT 4
#define GRSPW2_DMATXDESC_DESCSEL_MASK 0xfffffff0U
#define GRSPW2_DMATXDESC_DESCSEL_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_DMATXDESC_DESCSEL_MASK ) >> \
    GRSPW2_DMATXDESC_DESCSEL_SHIFT )
#define GRSPW2_DMATXDESC_DESCSEL_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_DMATXDESC_DESCSEL_MASK ) | \
    ( ( ( _val ) << GRSPW2_DMATXDESC_DESCSEL_SHIFT ) & \
      GRSPW2_DMATXDESC_DESCSEL_MASK ) )
#define GRSPW2_DMATXDESC_DESCSEL( _val ) \
  ( ( ( _val ) << GRSPW2_DMATXDESC_DESCSEL_SHIFT ) & \
    GRSPW2_DMATXDESC_DESCSEL_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2DMADMARXDESC \
 *   DMA receive descriptor table address (DMARXDESC)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_DMARXDESC_DESCBASEADDR_SHIFT 10
#define GRSPW2_DMARXDESC_DESCBASEADDR_MASK 0xfffffc00U
#define GRSPW2_DMARXDESC_DESCBASEADDR_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_DMARXDESC_DESCBASEADDR_MASK ) >> \
    GRSPW2_DMARXDESC_DESCBASEADDR_SHIFT )
#define GRSPW2_DMARXDESC_DESCBASEADDR_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_DMARXDESC_DESCBASEADDR_MASK ) | \
    ( ( ( _val ) << GRSPW2_DMARXDESC_DESCBASEADDR_SHIFT ) & \
      GRSPW2_DMARXDESC_DESCBASEADDR_MASK ) )
#define GRSPW2_DMARXDESC_DESCBASEADDR( _val ) \
  ( ( ( _val ) << GRSPW2_DMARXDESC_DESCBASEADDR_SHIFT ) & \
    GRSPW2_DMARXDESC_DESCBASEADDR_MASK )

#define GRSPW2_DMARXDESC_DESCSEL_SHIFT 3
#define GRSPW2_DMARXDESC_DESCSEL_MASK 0x3f8U
#define GRSPW2_DMARXDESC_DESCSEL_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_DMARXDESC_DESCSEL_MASK ) >> \
    GRSPW2_DMARXDESC_DESCSEL_SHIFT )
#define GRSPW2_DMARXDESC_DESCSEL_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_DMARXDESC_DESCSEL_MASK ) | \
    ( ( ( _val ) << GRSPW2_DMARXDESC_DESCSEL_SHIFT ) & \
      GRSPW2_DMARXDESC_DESCSEL_MASK ) )
#define GRSPW2_DMARXDESC_DESCSEL( _val ) \
  ( ( ( _val ) << GRSPW2_DMARXDESC_DESCSEL_SHIFT ) & \
    GRSPW2_DMARXDESC_DESCSEL_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2DMADMAADDR DMA address (DMAADDR)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_DMAADDR_MASK_SHIFT 8
#define GRSPW2_DMAADDR_MASK_MASK 0xff00U
#define GRSPW2_DMAADDR_MASK_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_DMAADDR_MASK_MASK ) >> \
    GRSPW2_DMAADDR_MASK_SHIFT )
#define GRSPW2_DMAADDR_MASK_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_DMAADDR_MASK_MASK ) | \
    ( ( ( _val ) << GRSPW2_DMAADDR_MASK_SHIFT ) & \
      GRSPW2_DMAADDR_MASK_MASK ) )
#define GRSPW2_DMAADDR_MASK( _val ) \
  ( ( ( _val ) << GRSPW2_DMAADDR_MASK_SHIFT ) & \
    GRSPW2_DMAADDR_MASK_MASK )

#define GRSPW2_DMAADDR_ADDR_SHIFT 0
#define GRSPW2_DMAADDR_ADDR_MASK 0xffU
#define GRSPW2_DMAADDR_ADDR_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_DMAADDR_ADDR_MASK ) >> \
    GRSPW2_DMAADDR_ADDR_SHIFT )
#define GRSPW2_DMAADDR_ADDR_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_DMAADDR_ADDR_MASK ) | \
    ( ( ( _val ) << GRSPW2_DMAADDR_ADDR_SHIFT ) & \
      GRSPW2_DMAADDR_ADDR_MASK ) )
#define GRSPW2_DMAADDR_ADDR( _val ) \
  ( ( ( _val ) << GRSPW2_DMAADDR_ADDR_SHIFT ) & \
    GRSPW2_DMAADDR_ADDR_MASK )

/** @} */

/**
 * @brief This structure defines the GRSPW2 DMA register block memory map.
 */
typedef struct grspw2_dma {
  /**
   * @brief See @ref RTEMSDeviceGRSPW2DMADMACTRL.
   */
  uint32_t dmactrl;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2DMADMAMAXLEN.
   */
  uint32_t dmamaxlen;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2DMADMATXDESC.
   */
  uint32_t dmatxdesc;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2DMADMARXDESC.
   */
  uint32_t dmarxdesc;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2DMADMAADDR.
   */
  uint32_t dmaaddr;

  uint32_t reserved_14_20[ 3 ];
} grspw2_dma;

/** @} */

/* Generated from spec:/dev/grlib/if/grspw2 */

/**
 * @defgroup RTEMSDeviceGRSPW2 GRSPW2
 *
 * @ingroup RTEMSDeviceGRLIB
 *
 * @brief This group contains the GRSPW2 interfaces.
 *
 * @{
 */

/**
 * @defgroup RTEMSDeviceGRSPW2CTRL Control (CTRL)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_CTRL_RA 0x80000000U

#define GRSPW2_CTRL_RX 0x40000000U

#define GRSPW2_CTRL_RC 0x20000000U

#define GRSPW2_CTRL_NCH_SHIFT 27
#define GRSPW2_CTRL_NCH_MASK 0x18000000U
#define GRSPW2_CTRL_NCH_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_CTRL_NCH_MASK ) >> \
    GRSPW2_CTRL_NCH_SHIFT )
#define GRSPW2_CTRL_NCH_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_CTRL_NCH_MASK ) | \
    ( ( ( _val ) << GRSPW2_CTRL_NCH_SHIFT ) & \
      GRSPW2_CTRL_NCH_MASK ) )
#define GRSPW2_CTRL_NCH( _val ) \
  ( ( ( _val ) << GRSPW2_CTRL_NCH_SHIFT ) & \
    GRSPW2_CTRL_NCH_MASK )

#define GRSPW2_CTRL_PO 0x4000000U

#define GRSPW2_CTRL_CC 0x2000000U

#define GRSPW2_CTRL_ID 0x1000000U

#define GRSPW2_CTRL_R 0x800000U

#define GRSPW2_CTRL_LE 0x400000U

#define GRSPW2_CTRL_PS 0x200000U

#define GRSPW2_CTRL_NP 0x100000U

#define GRSPW2_CTRL_PNPA_SHIFT 18
#define GRSPW2_CTRL_PNPA_MASK 0xc0000U
#define GRSPW2_CTRL_PNPA_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_CTRL_PNPA_MASK ) >> \
    GRSPW2_CTRL_PNPA_SHIFT )
#define GRSPW2_CTRL_PNPA_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_CTRL_PNPA_MASK ) | \
    ( ( ( _val ) << GRSPW2_CTRL_PNPA_SHIFT ) & \
      GRSPW2_CTRL_PNPA_MASK ) )
#define GRSPW2_CTRL_PNPA( _val ) \
  ( ( ( _val ) << GRSPW2_CTRL_PNPA_SHIFT ) & \
    GRSPW2_CTRL_PNPA_MASK )

#define GRSPW2_CTRL_RD 0x20000U

#define GRSPW2_CTRL_RE 0x10000U

#define GRSPW2_CTRL_PE 0x8000U

#define GRSPW2_CTRL_R 0x4000U

#define GRSPW2_CTRL_TL 0x2000U

#define GRSPW2_CTRL_TF 0x1000U

#define GRSPW2_CTRL_TR 0x800U

#define GRSPW2_CTRL_TT 0x400U

#define GRSPW2_CTRL_LI 0x200U

#define GRSPW2_CTRL_TQ 0x100U

#define GRSPW2_CTRL_R 0x80U

#define GRSPW2_CTRL_RS 0x40U

#define GRSPW2_CTRL_PM 0x20U

#define GRSPW2_CTRL_TI 0x10U

#define GRSPW2_CTRL_IE 0x8U

#define GRSPW2_CTRL_AS 0x4U

#define GRSPW2_CTRL_LS 0x2U

#define GRSPW2_CTRL_LD 0x1U

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2STS Status (STS)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_STS_NRXD_SHIFT 26
#define GRSPW2_STS_NRXD_MASK 0xc000000U
#define GRSPW2_STS_NRXD_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_STS_NRXD_MASK ) >> \
    GRSPW2_STS_NRXD_SHIFT )
#define GRSPW2_STS_NRXD_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_STS_NRXD_MASK ) | \
    ( ( ( _val ) << GRSPW2_STS_NRXD_SHIFT ) & \
      GRSPW2_STS_NRXD_MASK ) )
#define GRSPW2_STS_NRXD( _val ) \
  ( ( ( _val ) << GRSPW2_STS_NRXD_SHIFT ) & \
    GRSPW2_STS_NRXD_MASK )

#define GRSPW2_STS_NTXD 0x2000000U

#define GRSPW2_STS_LS_SHIFT 21
#define GRSPW2_STS_LS_MASK 0xe00000U
#define GRSPW2_STS_LS_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_STS_LS_MASK ) >> \
    GRSPW2_STS_LS_SHIFT )
#define GRSPW2_STS_LS_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_STS_LS_MASK ) | \
    ( ( ( _val ) << GRSPW2_STS_LS_SHIFT ) & \
      GRSPW2_STS_LS_MASK ) )
#define GRSPW2_STS_LS( _val ) \
  ( ( ( _val ) << GRSPW2_STS_LS_SHIFT ) & \
    GRSPW2_STS_LS_MASK )

#define GRSPW2_STS_AP 0x200U

#define GRSPW2_STS_EE 0x100U

#define GRSPW2_STS_IA 0x80U

#define GRSPW2_STS_RES_SHIFT 5
#define GRSPW2_STS_RES_MASK 0x60U
#define GRSPW2_STS_RES_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_STS_RES_MASK ) >> \
    GRSPW2_STS_RES_SHIFT )
#define GRSPW2_STS_RES_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_STS_RES_MASK ) | \
    ( ( ( _val ) << GRSPW2_STS_RES_SHIFT ) & \
      GRSPW2_STS_RES_MASK ) )
#define GRSPW2_STS_RES( _val ) \
  ( ( ( _val ) << GRSPW2_STS_RES_SHIFT ) & \
    GRSPW2_STS_RES_MASK )

#define GRSPW2_STS_PE 0x10U

#define GRSPW2_STS_DE 0x8U

#define GRSPW2_STS_ER 0x4U

#define GRSPW2_STS_CE 0x2U

#define GRSPW2_STS_TO 0x1U

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2DEFADDR Default address (DEFADDR)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_DEFADDR_DEFMASK_SHIFT 8
#define GRSPW2_DEFADDR_DEFMASK_MASK 0xff00U
#define GRSPW2_DEFADDR_DEFMASK_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_DEFADDR_DEFMASK_MASK ) >> \
    GRSPW2_DEFADDR_DEFMASK_SHIFT )
#define GRSPW2_DEFADDR_DEFMASK_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_DEFADDR_DEFMASK_MASK ) | \
    ( ( ( _val ) << GRSPW2_DEFADDR_DEFMASK_SHIFT ) & \
      GRSPW2_DEFADDR_DEFMASK_MASK ) )
#define GRSPW2_DEFADDR_DEFMASK( _val ) \
  ( ( ( _val ) << GRSPW2_DEFADDR_DEFMASK_SHIFT ) & \
    GRSPW2_DEFADDR_DEFMASK_MASK )

#define GRSPW2_DEFADDR_DEFADDR_SHIFT 0
#define GRSPW2_DEFADDR_DEFADDR_MASK 0xffU
#define GRSPW2_DEFADDR_DEFADDR_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_DEFADDR_DEFADDR_MASK ) >> \
    GRSPW2_DEFADDR_DEFADDR_SHIFT )
#define GRSPW2_DEFADDR_DEFADDR_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_DEFADDR_DEFADDR_MASK ) | \
    ( ( ( _val ) << GRSPW2_DEFADDR_DEFADDR_SHIFT ) & \
      GRSPW2_DEFADDR_DEFADDR_MASK ) )
#define GRSPW2_DEFADDR_DEFADDR( _val ) \
  ( ( ( _val ) << GRSPW2_DEFADDR_DEFADDR_SHIFT ) & \
    GRSPW2_DEFADDR_DEFADDR_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2CLKDIV Clock divisor (CLKDIV)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_CLKDIV_CLKDIVSTART_SHIFT 8
#define GRSPW2_CLKDIV_CLKDIVSTART_MASK 0xff00U
#define GRSPW2_CLKDIV_CLKDIVSTART_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_CLKDIV_CLKDIVSTART_MASK ) >> \
    GRSPW2_CLKDIV_CLKDIVSTART_SHIFT )
#define GRSPW2_CLKDIV_CLKDIVSTART_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_CLKDIV_CLKDIVSTART_MASK ) | \
    ( ( ( _val ) << GRSPW2_CLKDIV_CLKDIVSTART_SHIFT ) & \
      GRSPW2_CLKDIV_CLKDIVSTART_MASK ) )
#define GRSPW2_CLKDIV_CLKDIVSTART( _val ) \
  ( ( ( _val ) << GRSPW2_CLKDIV_CLKDIVSTART_SHIFT ) & \
    GRSPW2_CLKDIV_CLKDIVSTART_MASK )

#define GRSPW2_CLKDIV_CLKDIVRUN_SHIFT 0
#define GRSPW2_CLKDIV_CLKDIVRUN_MASK 0xffU
#define GRSPW2_CLKDIV_CLKDIVRUN_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_CLKDIV_CLKDIVRUN_MASK ) >> \
    GRSPW2_CLKDIV_CLKDIVRUN_SHIFT )
#define GRSPW2_CLKDIV_CLKDIVRUN_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_CLKDIV_CLKDIVRUN_MASK ) | \
    ( ( ( _val ) << GRSPW2_CLKDIV_CLKDIVRUN_SHIFT ) & \
      GRSPW2_CLKDIV_CLKDIVRUN_MASK ) )
#define GRSPW2_CLKDIV_CLKDIVRUN( _val ) \
  ( ( ( _val ) << GRSPW2_CLKDIV_CLKDIVRUN_SHIFT ) & \
    GRSPW2_CLKDIV_CLKDIVRUN_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2DKEY Destination key (DKEY)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_DKEY_DESTKEY_SHIFT 0
#define GRSPW2_DKEY_DESTKEY_MASK 0xffU
#define GRSPW2_DKEY_DESTKEY_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_DKEY_DESTKEY_MASK ) >> \
    GRSPW2_DKEY_DESTKEY_SHIFT )
#define GRSPW2_DKEY_DESTKEY_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_DKEY_DESTKEY_MASK ) | \
    ( ( ( _val ) << GRSPW2_DKEY_DESTKEY_SHIFT ) & \
      GRSPW2_DKEY_DESTKEY_MASK ) )
#define GRSPW2_DKEY_DESTKEY( _val ) \
  ( ( ( _val ) << GRSPW2_DKEY_DESTKEY_SHIFT ) & \
    GRSPW2_DKEY_DESTKEY_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2TC Time-code (TC)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_TC_TCTRL_SHIFT 6
#define GRSPW2_TC_TCTRL_MASK 0xc0U
#define GRSPW2_TC_TCTRL_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_TC_TCTRL_MASK ) >> \
    GRSPW2_TC_TCTRL_SHIFT )
#define GRSPW2_TC_TCTRL_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_TC_TCTRL_MASK ) | \
    ( ( ( _val ) << GRSPW2_TC_TCTRL_SHIFT ) & \
      GRSPW2_TC_TCTRL_MASK ) )
#define GRSPW2_TC_TCTRL( _val ) \
  ( ( ( _val ) << GRSPW2_TC_TCTRL_SHIFT ) & \
    GRSPW2_TC_TCTRL_MASK )

#define GRSPW2_TC_TIMECNT_SHIFT 0
#define GRSPW2_TC_TIMECNT_MASK 0x3fU
#define GRSPW2_TC_TIMECNT_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_TC_TIMECNT_MASK ) >> \
    GRSPW2_TC_TIMECNT_SHIFT )
#define GRSPW2_TC_TIMECNT_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_TC_TIMECNT_MASK ) | \
    ( ( ( _val ) << GRSPW2_TC_TIMECNT_SHIFT ) & \
      GRSPW2_TC_TIMECNT_MASK ) )
#define GRSPW2_TC_TIMECNT( _val ) \
  ( ( ( _val ) << GRSPW2_TC_TIMECNT_SHIFT ) & \
    GRSPW2_TC_TIMECNT_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2INTCTRL Interrupt distribution control (INTCTRL)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_INTCTRL_INTNUM_SHIFT 26
#define GRSPW2_INTCTRL_INTNUM_MASK 0xfc000000U
#define GRSPW2_INTCTRL_INTNUM_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_INTCTRL_INTNUM_MASK ) >> \
    GRSPW2_INTCTRL_INTNUM_SHIFT )
#define GRSPW2_INTCTRL_INTNUM_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_INTCTRL_INTNUM_MASK ) | \
    ( ( ( _val ) << GRSPW2_INTCTRL_INTNUM_SHIFT ) & \
      GRSPW2_INTCTRL_INTNUM_MASK ) )
#define GRSPW2_INTCTRL_INTNUM( _val ) \
  ( ( ( _val ) << GRSPW2_INTCTRL_INTNUM_SHIFT ) & \
    GRSPW2_INTCTRL_INTNUM_MASK )

#define GRSPW2_INTCTRL_RS 0x2000000U

#define GRSPW2_INTCTRL_EE 0x1000000U

#define GRSPW2_INTCTRL_IA 0x800000U

#define GRSPW2_INTCTRL_RES 0x2U

#define GRSPW2_INTCTRL_TQ_SHIFT 21
#define GRSPW2_INTCTRL_TQ_MASK 0x600000U
#define GRSPW2_INTCTRL_TQ_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_INTCTRL_TQ_MASK ) >> \
    GRSPW2_INTCTRL_TQ_SHIFT )
#define GRSPW2_INTCTRL_TQ_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_INTCTRL_TQ_MASK ) | \
    ( ( ( _val ) << GRSPW2_INTCTRL_TQ_SHIFT ) & \
      GRSPW2_INTCTRL_TQ_MASK ) )
#define GRSPW2_INTCTRL_TQ( _val ) \
  ( ( ( _val ) << GRSPW2_INTCTRL_TQ_SHIFT ) & \
    GRSPW2_INTCTRL_TQ_MASK )

#define GRSPW2_INTCTRL_AQ 0x100000U

#define GRSPW2_INTCTRL_IQ 0x80000U

#define GRSPW2_INTCTRL_RES 0x40000U

#define GRSPW2_INTCTRL_AA_SHIFT 16
#define GRSPW2_INTCTRL_AA_MASK 0x30000U
#define GRSPW2_INTCTRL_AA_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_INTCTRL_AA_MASK ) >> \
    GRSPW2_INTCTRL_AA_SHIFT )
#define GRSPW2_INTCTRL_AA_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_INTCTRL_AA_MASK ) | \
    ( ( ( _val ) << GRSPW2_INTCTRL_AA_SHIFT ) & \
      GRSPW2_INTCTRL_AA_MASK ) )
#define GRSPW2_INTCTRL_AA( _val ) \
  ( ( ( _val ) << GRSPW2_INTCTRL_AA_SHIFT ) & \
    GRSPW2_INTCTRL_AA_MASK )

#define GRSPW2_INTCTRL_AT 0x8000U

#define GRSPW2_INTCTRL_IT 0x4000U

#define GRSPW2_INTCTRL_RES 0x2000U

#define GRSPW2_INTCTRL_ID_SHIFT 8
#define GRSPW2_INTCTRL_ID_MASK 0x1f00U
#define GRSPW2_INTCTRL_ID_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_INTCTRL_ID_MASK ) >> \
    GRSPW2_INTCTRL_ID_SHIFT )
#define GRSPW2_INTCTRL_ID_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_INTCTRL_ID_MASK ) | \
    ( ( ( _val ) << GRSPW2_INTCTRL_ID_SHIFT ) & \
      GRSPW2_INTCTRL_ID_MASK ) )
#define GRSPW2_INTCTRL_ID( _val ) \
  ( ( ( _val ) << GRSPW2_INTCTRL_ID_SHIFT ) & \
    GRSPW2_INTCTRL_ID_MASK )

#define GRSPW2_INTCTRL_II 0x80U

#define GRSPW2_INTCTRL_TXINT 0x40U

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2INTRX Interrupt-code receive (INTRX)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_INTRX_RXIRQ_SHIFT 0
#define GRSPW2_INTRX_RXIRQ_MASK 0xffffffffU
#define GRSPW2_INTRX_RXIRQ_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_INTRX_RXIRQ_MASK ) >> \
    GRSPW2_INTRX_RXIRQ_SHIFT )
#define GRSPW2_INTRX_RXIRQ_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_INTRX_RXIRQ_MASK ) | \
    ( ( ( _val ) << GRSPW2_INTRX_RXIRQ_SHIFT ) & \
      GRSPW2_INTRX_RXIRQ_MASK ) )
#define GRSPW2_INTRX_RXIRQ( _val ) \
  ( ( ( _val ) << GRSPW2_INTRX_RXIRQ_SHIFT ) & \
    GRSPW2_INTRX_RXIRQ_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2INTTO Interrupt timeout (INTTO)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_INTTO_INTTO_SHIFT 0
#define GRSPW2_INTTO_INTTO_MASK 0xffffffffU
#define GRSPW2_INTTO_INTTO_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_INTTO_INTTO_MASK ) >> \
    GRSPW2_INTTO_INTTO_SHIFT )
#define GRSPW2_INTTO_INTTO_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_INTTO_INTTO_MASK ) | \
    ( ( ( _val ) << GRSPW2_INTTO_INTTO_SHIFT ) & \
      GRSPW2_INTTO_INTTO_MASK ) )
#define GRSPW2_INTTO_INTTO( _val ) \
  ( ( ( _val ) << GRSPW2_INTTO_INTTO_SHIFT ) & \
    GRSPW2_INTTO_INTTO_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2INTTOEXT Interrupt timeout extended (INTTOEXT)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_INTTOEXT_INTTOEXT_SHIFT 0
#define GRSPW2_INTTOEXT_INTTOEXT_MASK 0xffffffffU
#define GRSPW2_INTTOEXT_INTTOEXT_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_INTTOEXT_INTTOEXT_MASK ) >> \
    GRSPW2_INTTOEXT_INTTOEXT_SHIFT )
#define GRSPW2_INTTOEXT_INTTOEXT_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_INTTOEXT_INTTOEXT_MASK ) | \
    ( ( ( _val ) << GRSPW2_INTTOEXT_INTTOEXT_SHIFT ) & \
      GRSPW2_INTTOEXT_INTTOEXT_MASK ) )
#define GRSPW2_INTTOEXT_INTTOEXT( _val ) \
  ( ( ( _val ) << GRSPW2_INTTOEXT_INTTOEXT_SHIFT ) & \
    GRSPW2_INTTOEXT_INTTOEXT_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2TICKMASK Interrupt tick-out mask (TICKMASK)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_TICKMASK_MASK_SHIFT 0
#define GRSPW2_TICKMASK_MASK_MASK 0xffffffffU
#define GRSPW2_TICKMASK_MASK_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_TICKMASK_MASK_MASK ) >> \
    GRSPW2_TICKMASK_MASK_SHIFT )
#define GRSPW2_TICKMASK_MASK_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_TICKMASK_MASK_MASK ) | \
    ( ( ( _val ) << GRSPW2_TICKMASK_MASK_SHIFT ) & \
      GRSPW2_TICKMASK_MASK_MASK ) )
#define GRSPW2_TICKMASK_MASK( _val ) \
  ( ( ( _val ) << GRSPW2_TICKMASK_MASK_SHIFT ) & \
    GRSPW2_TICKMASK_MASK_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2AUTOACKTICKMASKEXT \
 *   Interrupt-code auto acknowledge mask / interrupt tick-out mask extended (AUTOACK_TICKMASKEXT)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_AUTOACK_TICKMASKEXT_AAMASK_SHIFT 0
#define GRSPW2_AUTOACK_TICKMASKEXT_AAMASK_MASK 0xffffffffU
#define GRSPW2_AUTOACK_TICKMASKEXT_AAMASK_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_AUTOACK_TICKMASKEXT_AAMASK_MASK ) >> \
    GRSPW2_AUTOACK_TICKMASKEXT_AAMASK_SHIFT )
#define GRSPW2_AUTOACK_TICKMASKEXT_AAMASK_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_AUTOACK_TICKMASKEXT_AAMASK_MASK ) | \
    ( ( ( _val ) << GRSPW2_AUTOACK_TICKMASKEXT_AAMASK_SHIFT ) & \
      GRSPW2_AUTOACK_TICKMASKEXT_AAMASK_MASK ) )
#define GRSPW2_AUTOACK_TICKMASKEXT_AAMASK( _val ) \
  ( ( ( _val ) << GRSPW2_AUTOACK_TICKMASKEXT_AAMASK_SHIFT ) & \
    GRSPW2_AUTOACK_TICKMASKEXT_AAMASK_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2INTCFG \
 *   Interrupt distribution configuration (INTCFG)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_INTCFG_INTNUM3_SHIFT 26
#define GRSPW2_INTCFG_INTNUM3_MASK 0xfc000000U
#define GRSPW2_INTCFG_INTNUM3_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_INTCFG_INTNUM3_MASK ) >> \
    GRSPW2_INTCFG_INTNUM3_SHIFT )
#define GRSPW2_INTCFG_INTNUM3_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_INTCFG_INTNUM3_MASK ) | \
    ( ( ( _val ) << GRSPW2_INTCFG_INTNUM3_SHIFT ) & \
      GRSPW2_INTCFG_INTNUM3_MASK ) )
#define GRSPW2_INTCFG_INTNUM3( _val ) \
  ( ( ( _val ) << GRSPW2_INTCFG_INTNUM3_SHIFT ) & \
    GRSPW2_INTCFG_INTNUM3_MASK )

#define GRSPW2_INTCFG_INTNUM2_SHIFT 20
#define GRSPW2_INTCFG_INTNUM2_MASK 0x3f00000U
#define GRSPW2_INTCFG_INTNUM2_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_INTCFG_INTNUM2_MASK ) >> \
    GRSPW2_INTCFG_INTNUM2_SHIFT )
#define GRSPW2_INTCFG_INTNUM2_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_INTCFG_INTNUM2_MASK ) | \
    ( ( ( _val ) << GRSPW2_INTCFG_INTNUM2_SHIFT ) & \
      GRSPW2_INTCFG_INTNUM2_MASK ) )
#define GRSPW2_INTCFG_INTNUM2( _val ) \
  ( ( ( _val ) << GRSPW2_INTCFG_INTNUM2_SHIFT ) & \
    GRSPW2_INTCFG_INTNUM2_MASK )

#define GRSPW2_INTCFG_INTNUM1_SHIFT 14
#define GRSPW2_INTCFG_INTNUM1_MASK 0xfc000U
#define GRSPW2_INTCFG_INTNUM1_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_INTCFG_INTNUM1_MASK ) >> \
    GRSPW2_INTCFG_INTNUM1_SHIFT )
#define GRSPW2_INTCFG_INTNUM1_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_INTCFG_INTNUM1_MASK ) | \
    ( ( ( _val ) << GRSPW2_INTCFG_INTNUM1_SHIFT ) & \
      GRSPW2_INTCFG_INTNUM1_MASK ) )
#define GRSPW2_INTCFG_INTNUM1( _val ) \
  ( ( ( _val ) << GRSPW2_INTCFG_INTNUM1_SHIFT ) & \
    GRSPW2_INTCFG_INTNUM1_MASK )

#define GRSPW2_INTCFG_INTNUM0_SHIFT 8
#define GRSPW2_INTCFG_INTNUM0_MASK 0x3f00U
#define GRSPW2_INTCFG_INTNUM0_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_INTCFG_INTNUM0_MASK ) >> \
    GRSPW2_INTCFG_INTNUM0_SHIFT )
#define GRSPW2_INTCFG_INTNUM0_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_INTCFG_INTNUM0_MASK ) | \
    ( ( ( _val ) << GRSPW2_INTCFG_INTNUM0_SHIFT ) & \
      GRSPW2_INTCFG_INTNUM0_MASK ) )
#define GRSPW2_INTCFG_INTNUM0( _val ) \
  ( ( ( _val ) << GRSPW2_INTCFG_INTNUM0_SHIFT ) & \
    GRSPW2_INTCFG_INTNUM0_MASK )

#define GRSPW2_INTCFG_NUMINT_SHIFT 4
#define GRSPW2_INTCFG_NUMINT_MASK 0xf0U
#define GRSPW2_INTCFG_NUMINT_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_INTCFG_NUMINT_MASK ) >> \
    GRSPW2_INTCFG_NUMINT_SHIFT )
#define GRSPW2_INTCFG_NUMINT_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_INTCFG_NUMINT_MASK ) | \
    ( ( ( _val ) << GRSPW2_INTCFG_NUMINT_SHIFT ) & \
      GRSPW2_INTCFG_NUMINT_MASK ) )
#define GRSPW2_INTCFG_NUMINT( _val ) \
  ( ( ( _val ) << GRSPW2_INTCFG_NUMINT_SHIFT ) & \
    GRSPW2_INTCFG_NUMINT_MASK )

#define GRSPW2_INTCFG_PR 0x8U

#define GRSPW2_INTCFG_IR 0x4U

#define GRSPW2_INTCFG_IT 0x2U

#define GRSPW2_INTCFG_EE 0x1U

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2ISR Interrupt distribution ISR (ISR)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_ISR_ISR_SHIFT 0
#define GRSPW2_ISR_ISR_MASK 0xffffffffU
#define GRSPW2_ISR_ISR_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_ISR_ISR_MASK ) >> \
    GRSPW2_ISR_ISR_SHIFT )
#define GRSPW2_ISR_ISR_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_ISR_ISR_MASK ) | \
    ( ( ( _val ) << GRSPW2_ISR_ISR_SHIFT ) & \
      GRSPW2_ISR_ISR_MASK ) )
#define GRSPW2_ISR_ISR( _val ) \
  ( ( ( _val ) << GRSPW2_ISR_ISR_SHIFT ) & \
    GRSPW2_ISR_ISR_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2ISREXT \
 *   Interrupt distribution ISR extended (ISREXT)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_ISREXT_ISR_SHIFT 0
#define GRSPW2_ISREXT_ISR_MASK 0xffffffffU
#define GRSPW2_ISREXT_ISR_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_ISREXT_ISR_MASK ) >> \
    GRSPW2_ISREXT_ISR_SHIFT )
#define GRSPW2_ISREXT_ISR_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_ISREXT_ISR_MASK ) | \
    ( ( ( _val ) << GRSPW2_ISREXT_ISR_SHIFT ) & \
      GRSPW2_ISREXT_ISR_MASK ) )
#define GRSPW2_ISREXT_ISR( _val ) \
  ( ( ( _val ) << GRSPW2_ISREXT_ISR_SHIFT ) & \
    GRSPW2_ISREXT_ISR_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2PRESCALER \
 *   Interrupt distribution prescaler reload (PRESCALER)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_PRESCALER_R 0x80000000U

#define GRSPW2_PRESCALER_RL_SHIFT 0
#define GRSPW2_PRESCALER_RL_MASK 0x7fffffffU
#define GRSPW2_PRESCALER_RL_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_PRESCALER_RL_MASK ) >> \
    GRSPW2_PRESCALER_RL_SHIFT )
#define GRSPW2_PRESCALER_RL_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_PRESCALER_RL_MASK ) | \
    ( ( ( _val ) << GRSPW2_PRESCALER_RL_SHIFT ) & \
      GRSPW2_PRESCALER_RL_MASK ) )
#define GRSPW2_PRESCALER_RL( _val ) \
  ( ( ( _val ) << GRSPW2_PRESCALER_RL_SHIFT ) & \
    GRSPW2_PRESCALER_RL_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2ISRTIMER \
 *   Interrupt distribution ISR timer reload (ISRTIMER)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_ISRTIMER_EN 0x80000000U

#define GRSPW2_ISRTIMER_RL_SHIFT 0
#define GRSPW2_ISRTIMER_RL_MASK 0x7fffffffU
#define GRSPW2_ISRTIMER_RL_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_ISRTIMER_RL_MASK ) >> \
    GRSPW2_ISRTIMER_RL_SHIFT )
#define GRSPW2_ISRTIMER_RL_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_ISRTIMER_RL_MASK ) | \
    ( ( ( _val ) << GRSPW2_ISRTIMER_RL_SHIFT ) & \
      GRSPW2_ISRTIMER_RL_MASK ) )
#define GRSPW2_ISRTIMER_RL( _val ) \
  ( ( ( _val ) << GRSPW2_ISRTIMER_RL_SHIFT ) & \
    GRSPW2_ISRTIMER_RL_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2IATIMER \
 *   Interrupt distribution INT / ACK timer reload (IATIMER)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_IATIMER_EN 0x80000000U

#define GRSPW2_IATIMER_RL_SHIFT 0
#define GRSPW2_IATIMER_RL_MASK 0x7fffffffU
#define GRSPW2_IATIMER_RL_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_IATIMER_RL_MASK ) >> \
    GRSPW2_IATIMER_RL_SHIFT )
#define GRSPW2_IATIMER_RL_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_IATIMER_RL_MASK ) | \
    ( ( ( _val ) << GRSPW2_IATIMER_RL_SHIFT ) & \
      GRSPW2_IATIMER_RL_MASK ) )
#define GRSPW2_IATIMER_RL( _val ) \
  ( ( ( _val ) << GRSPW2_IATIMER_RL_SHIFT ) & \
    GRSPW2_IATIMER_RL_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2ICTIMER \
 *   Interrupt distribution change timer reload (ICTIMER)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_ICTIMER_EN 0x80000000U

#define GRSPW2_ICTIMER_RL_SHIFT 0
#define GRSPW2_ICTIMER_RL_MASK 0x7fffffffU
#define GRSPW2_ICTIMER_RL_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_ICTIMER_RL_MASK ) >> \
    GRSPW2_ICTIMER_RL_SHIFT )
#define GRSPW2_ICTIMER_RL_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_ICTIMER_RL_MASK ) | \
    ( ( ( _val ) << GRSPW2_ICTIMER_RL_SHIFT ) & \
      GRSPW2_ICTIMER_RL_MASK ) )
#define GRSPW2_ICTIMER_RL( _val ) \
  ( ( ( _val ) << GRSPW2_ICTIMER_RL_SHIFT ) & \
    GRSPW2_ICTIMER_RL_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2PNPVEND \
 *   SpaceWire Plug-and-Play - Device Vendor and Product ID (PNPVEND)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_PNPVEND_VEND_SHIFT 16
#define GRSPW2_PNPVEND_VEND_MASK 0xffff0000U
#define GRSPW2_PNPVEND_VEND_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_PNPVEND_VEND_MASK ) >> \
    GRSPW2_PNPVEND_VEND_SHIFT )
#define GRSPW2_PNPVEND_VEND_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_PNPVEND_VEND_MASK ) | \
    ( ( ( _val ) << GRSPW2_PNPVEND_VEND_SHIFT ) & \
      GRSPW2_PNPVEND_VEND_MASK ) )
#define GRSPW2_PNPVEND_VEND( _val ) \
  ( ( ( _val ) << GRSPW2_PNPVEND_VEND_SHIFT ) & \
    GRSPW2_PNPVEND_VEND_MASK )

#define GRSPW2_PNPVEND_PROD_SHIFT 0
#define GRSPW2_PNPVEND_PROD_MASK 0xffffU
#define GRSPW2_PNPVEND_PROD_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_PNPVEND_PROD_MASK ) >> \
    GRSPW2_PNPVEND_PROD_SHIFT )
#define GRSPW2_PNPVEND_PROD_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_PNPVEND_PROD_MASK ) | \
    ( ( ( _val ) << GRSPW2_PNPVEND_PROD_SHIFT ) & \
      GRSPW2_PNPVEND_PROD_MASK ) )
#define GRSPW2_PNPVEND_PROD( _val ) \
  ( ( ( _val ) << GRSPW2_PNPVEND_PROD_SHIFT ) & \
    GRSPW2_PNPVEND_PROD_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2PNPOA0 \
 *   SpaceWire Plug-and-Play - Owner Address 0 (PNPOA0)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_PNPOA0_RA_SHIFT 0
#define GRSPW2_PNPOA0_RA_MASK 0xffffffffU
#define GRSPW2_PNPOA0_RA_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_PNPOA0_RA_MASK ) >> \
    GRSPW2_PNPOA0_RA_SHIFT )
#define GRSPW2_PNPOA0_RA_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_PNPOA0_RA_MASK ) | \
    ( ( ( _val ) << GRSPW2_PNPOA0_RA_SHIFT ) & \
      GRSPW2_PNPOA0_RA_MASK ) )
#define GRSPW2_PNPOA0_RA( _val ) \
  ( ( ( _val ) << GRSPW2_PNPOA0_RA_SHIFT ) & \
    GRSPW2_PNPOA0_RA_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2PNPOA1 \
 *   SpaceWire Plug-and-Play - Owner Address 1 (PNPOA1)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_PNPOA1_RA_SHIFT 0
#define GRSPW2_PNPOA1_RA_MASK 0xffffffffU
#define GRSPW2_PNPOA1_RA_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_PNPOA1_RA_MASK ) >> \
    GRSPW2_PNPOA1_RA_SHIFT )
#define GRSPW2_PNPOA1_RA_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_PNPOA1_RA_MASK ) | \
    ( ( ( _val ) << GRSPW2_PNPOA1_RA_SHIFT ) & \
      GRSPW2_PNPOA1_RA_MASK ) )
#define GRSPW2_PNPOA1_RA( _val ) \
  ( ( ( _val ) << GRSPW2_PNPOA1_RA_SHIFT ) & \
    GRSPW2_PNPOA1_RA_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2PNPOA2 \
 *   SpaceWire Plug-and-Play - Owner Address 2 (PNPOA2)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_PNPOA2_RA_SHIFT 0
#define GRSPW2_PNPOA2_RA_MASK 0xffffffffU
#define GRSPW2_PNPOA2_RA_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_PNPOA2_RA_MASK ) >> \
    GRSPW2_PNPOA2_RA_SHIFT )
#define GRSPW2_PNPOA2_RA_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_PNPOA2_RA_MASK ) | \
    ( ( ( _val ) << GRSPW2_PNPOA2_RA_SHIFT ) & \
      GRSPW2_PNPOA2_RA_MASK ) )
#define GRSPW2_PNPOA2_RA( _val ) \
  ( ( ( _val ) << GRSPW2_PNPOA2_RA_SHIFT ) & \
    GRSPW2_PNPOA2_RA_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2PNPDEVID \
 *   SpaceWire Plug-and-Play - Device ID (PNPDEVID)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_PNPDEVID_DID_SHIFT 0
#define GRSPW2_PNPDEVID_DID_MASK 0xffffffffU
#define GRSPW2_PNPDEVID_DID_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_PNPDEVID_DID_MASK ) >> \
    GRSPW2_PNPDEVID_DID_SHIFT )
#define GRSPW2_PNPDEVID_DID_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_PNPDEVID_DID_MASK ) | \
    ( ( ( _val ) << GRSPW2_PNPDEVID_DID_SHIFT ) & \
      GRSPW2_PNPDEVID_DID_MASK ) )
#define GRSPW2_PNPDEVID_DID( _val ) \
  ( ( ( _val ) << GRSPW2_PNPDEVID_DID_SHIFT ) & \
    GRSPW2_PNPDEVID_DID_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2PNPUVEND \
 *   SpaceWire Plug-and-Play - Unit Vendor and Product ID (PNPUVEND)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_PNPUVEND_VEND_SHIFT 16
#define GRSPW2_PNPUVEND_VEND_MASK 0xffff0000U
#define GRSPW2_PNPUVEND_VEND_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_PNPUVEND_VEND_MASK ) >> \
    GRSPW2_PNPUVEND_VEND_SHIFT )
#define GRSPW2_PNPUVEND_VEND_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_PNPUVEND_VEND_MASK ) | \
    ( ( ( _val ) << GRSPW2_PNPUVEND_VEND_SHIFT ) & \
      GRSPW2_PNPUVEND_VEND_MASK ) )
#define GRSPW2_PNPUVEND_VEND( _val ) \
  ( ( ( _val ) << GRSPW2_PNPUVEND_VEND_SHIFT ) & \
    GRSPW2_PNPUVEND_VEND_MASK )

#define GRSPW2_PNPUVEND_PROD_SHIFT 0
#define GRSPW2_PNPUVEND_PROD_MASK 0xffffU
#define GRSPW2_PNPUVEND_PROD_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_PNPUVEND_PROD_MASK ) >> \
    GRSPW2_PNPUVEND_PROD_SHIFT )
#define GRSPW2_PNPUVEND_PROD_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_PNPUVEND_PROD_MASK ) | \
    ( ( ( _val ) << GRSPW2_PNPUVEND_PROD_SHIFT ) & \
      GRSPW2_PNPUVEND_PROD_MASK ) )
#define GRSPW2_PNPUVEND_PROD( _val ) \
  ( ( ( _val ) << GRSPW2_PNPUVEND_PROD_SHIFT ) & \
    GRSPW2_PNPUVEND_PROD_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRSPW2PNPUSN \
 *   SpaceWire Plug-and-Play - Unit Serial Number (PNPUSN)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRSPW2_PNPUSN_USN_SHIFT 0
#define GRSPW2_PNPUSN_USN_MASK 0xffffffffU
#define GRSPW2_PNPUSN_USN_GET( _reg ) \
  ( ( ( _reg ) & GRSPW2_PNPUSN_USN_MASK ) >> \
    GRSPW2_PNPUSN_USN_SHIFT )
#define GRSPW2_PNPUSN_USN_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRSPW2_PNPUSN_USN_MASK ) | \
    ( ( ( _val ) << GRSPW2_PNPUSN_USN_SHIFT ) & \
      GRSPW2_PNPUSN_USN_MASK ) )
#define GRSPW2_PNPUSN_USN( _val ) \
  ( ( ( _val ) << GRSPW2_PNPUSN_USN_SHIFT ) & \
    GRSPW2_PNPUSN_USN_MASK )

/** @} */

/**
 * @brief This structure defines the GRSPW2 register block memory map.
 */
typedef struct grspw2 {
  /**
   * @brief See @ref RTEMSDeviceGRSPW2CTRL.
   */
  uint32_t ctrl;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2STS.
   */
  uint32_t sts;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2DEFADDR.
   */
  uint32_t defaddr;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2CLKDIV.
   */
  uint32_t clkdiv;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2DKEY.
   */
  uint32_t dkey;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2TC.
   */
  uint32_t tc;

  uint32_t reserved_18_20[ 2 ];

  /**
   * @brief See @ref RTEMSDeviceGRSPW2DMA.
   */
  grspw2_dma dma[ 4 ];

  /**
   * @brief See @ref RTEMSDeviceGRSPW2INTCTRL.
   */
  uint32_t intctrl;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2INTRX.
   */
  uint32_t intrx;

  uint32_t reserved_a8_ac;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2INTTO.
   */
  uint32_t intto;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2INTTOEXT.
   */
  uint32_t inttoext;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2TICKMASK.
   */
  uint32_t tickmask;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2AUTOACKTICKMASKEXT.
   */
  uint32_t autoack_tickmaskext;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2INTCFG.
   */
  uint32_t intcfg;

  uint32_t reserved_c0_c4;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2ISR.
   */
  uint32_t isr;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2ISREXT.
   */
  uint32_t isrext;

  uint32_t reserved_cc_d0;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2PRESCALER.
   */
  uint32_t prescaler;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2ISRTIMER.
   */
  uint32_t isrtimer;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2IATIMER.
   */
  uint32_t iatimer;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2ICTIMER.
   */
  uint32_t ictimer;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2PNPVEND.
   */
  uint32_t pnpvend;

  uint32_t reserved_e4_e8;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2PNPOA0.
   */
  uint32_t pnpoa0;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2PNPOA1.
   */
  uint32_t pnpoa1;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2PNPOA2.
   */
  uint32_t pnpoa2;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2PNPDEVID.
   */
  uint32_t pnpdevid;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2PNPUVEND.
   */
  uint32_t pnpuvend;

  /**
   * @brief See @ref RTEMSDeviceGRSPW2PNPUSN.
   */
  uint32_t pnpusn;
} grspw2;

/** @} */

#ifdef __cplusplus
}
#endif

#endif /* _GRLIB_GRSPW2_REGS_H */