summaryrefslogtreecommitdiffstats
path: root/bsps/include/grlib/grethgbit-regs.h
blob: 8d8f4ce8bf80dcd9d2ef717b4e2fd666a68dd11c (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
/* SPDX-License-Identifier: BSD-2-Clause */

/**
 * @file
 *
 * @ingroup RTEMSDeviceGRETHGBIT
 *
 * @brief This header file defines the GRETH_GBIT register block interface.
 */

/*
 * Copyright (C) 2021 embedded brains GmbH & Co. KG
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 * 2. Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in the
 *    documentation and/or other materials provided with the distribution.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

/*
 * This file is part of the RTEMS quality process and was automatically
 * generated.  If you find something that needs to be fixed or
 * worded better please post a report or patch to an RTEMS mailing list
 * or raise a bug report:
 *
 * https://www.rtems.org/bugs.html
 *
 * For information on updating and regenerating please refer to the How-To
 * section in the Software Requirements Engineering chapter of the
 * RTEMS Software Engineering manual.  The manual is provided as a part of
 * a release.  For development sources please refer to the online
 * documentation at:
 *
 * https://docs.rtems.org
 */

/* Generated from spec:/dev/grlib/if/grethgbit-header */

#ifndef _GRLIB_GRETHGBIT_REGS_H
#define _GRLIB_GRETHGBIT_REGS_H

#include <stdint.h>

#ifdef __cplusplus
extern "C" {
#endif

/* Generated from spec:/dev/grlib/if/grethgbit */

/**
 * @defgroup RTEMSDeviceGRETHGBIT GRETH_GBIT
 *
 * @ingroup RTEMSDeviceGRLIB
 *
 * @brief This group contains the GRETH_GBIT interfaces.
 *
 * @{
 */

/**
 * @defgroup RTEMSDeviceGRETHGBITCR control register (CR)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRETHGBIT_CR_EA 0x80000000U

#define GRETHGBIT_CR_BS_SHIFT 28
#define GRETHGBIT_CR_BS_MASK 0x70000000U
#define GRETHGBIT_CR_BS_GET( _reg ) \
  ( ( ( _reg ) & GRETHGBIT_CR_BS_MASK ) >> \
    GRETHGBIT_CR_BS_SHIFT )
#define GRETHGBIT_CR_BS_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRETHGBIT_CR_BS_MASK ) | \
    ( ( ( _val ) << GRETHGBIT_CR_BS_SHIFT ) & \
      GRETHGBIT_CR_BS_MASK ) )
#define GRETHGBIT_CR_BS( _val ) \
  ( ( ( _val ) << GRETHGBIT_CR_BS_SHIFT ) & \
    GRETHGBIT_CR_BS_MASK )

#define GRETHGBIT_CR_GA 0x8000000U

#define GRETHGBIT_CR_MA 0x4000000U

#define GRETHGBIT_CR_MC 0x2000000U

#define GRETHGBIT_CR_ED 0x4000U

#define GRETHGBIT_CR_RD 0x2000U

#define GRETHGBIT_CR_DD 0x1000U

#define GRETHGBIT_CR_ME 0x800U

#define GRETHGBIT_CR_PI 0x400U

#define GRETHGBIT_CR_BM 0x200U

#define GRETHGBIT_CR_GB 0x100U

#define GRETHGBIT_CR_SP 0x80U

#define GRETHGBIT_CR_RS 0x40U

#define GRETHGBIT_CR_PM 0x20U

#define GRETHGBIT_CR_FD 0x10U

#define GRETHGBIT_CR_RI 0x8U

#define GRETHGBIT_CR_TI 0x4U

#define GRETHGBIT_CR_RE 0x2U

#define GRETHGBIT_CR_TE 0x1U

/** @} */

/**
 * @defgroup RTEMSDeviceGRETHGBITSR status register. (SR)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRETHGBIT_SR_PS 0x100U

#define GRETHGBIT_SR_IA 0x80U

#define GRETHGBIT_SR_TS 0x40U

#define GRETHGBIT_SR_TA 0x20U

#define GRETHGBIT_SR_RA 0x10U

#define GRETHGBIT_SR_TI 0x8U

#define GRETHGBIT_SR_RI 0x4U

#define GRETHGBIT_SR_TE 0x2U

#define GRETHGBIT_SR_RE 0x1U

/** @} */

/**
 * @defgroup RTEMSDeviceGRETHGBITMACMSB MAC address MSB. (MACMSB)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRETHGBIT_MACMSB_MSB_SHIFT 0
#define GRETHGBIT_MACMSB_MSB_MASK 0xffffU
#define GRETHGBIT_MACMSB_MSB_GET( _reg ) \
  ( ( ( _reg ) & GRETHGBIT_MACMSB_MSB_MASK ) >> \
    GRETHGBIT_MACMSB_MSB_SHIFT )
#define GRETHGBIT_MACMSB_MSB_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRETHGBIT_MACMSB_MSB_MASK ) | \
    ( ( ( _val ) << GRETHGBIT_MACMSB_MSB_SHIFT ) & \
      GRETHGBIT_MACMSB_MSB_MASK ) )
#define GRETHGBIT_MACMSB_MSB( _val ) \
  ( ( ( _val ) << GRETHGBIT_MACMSB_MSB_SHIFT ) & \
    GRETHGBIT_MACMSB_MSB_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRETHGBITMACLSB MAC address LSB. (MACLSB)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRETHGBIT_MACLSB_LSB_SHIFT 0
#define GRETHGBIT_MACLSB_LSB_MASK 0xffffffffU
#define GRETHGBIT_MACLSB_LSB_GET( _reg ) \
  ( ( ( _reg ) & GRETHGBIT_MACLSB_LSB_MASK ) >> \
    GRETHGBIT_MACLSB_LSB_SHIFT )
#define GRETHGBIT_MACLSB_LSB_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRETHGBIT_MACLSB_LSB_MASK ) | \
    ( ( ( _val ) << GRETHGBIT_MACLSB_LSB_SHIFT ) & \
      GRETHGBIT_MACLSB_LSB_MASK ) )
#define GRETHGBIT_MACLSB_LSB( _val ) \
  ( ( ( _val ) << GRETHGBIT_MACLSB_LSB_SHIFT ) & \
    GRETHGBIT_MACLSB_LSB_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRETHGBITMDIO MDIO control/status register. (MDIO)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRETHGBIT_MDIO_DATA_SHIFT 16
#define GRETHGBIT_MDIO_DATA_MASK 0xffff0000U
#define GRETHGBIT_MDIO_DATA_GET( _reg ) \
  ( ( ( _reg ) & GRETHGBIT_MDIO_DATA_MASK ) >> \
    GRETHGBIT_MDIO_DATA_SHIFT )
#define GRETHGBIT_MDIO_DATA_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRETHGBIT_MDIO_DATA_MASK ) | \
    ( ( ( _val ) << GRETHGBIT_MDIO_DATA_SHIFT ) & \
      GRETHGBIT_MDIO_DATA_MASK ) )
#define GRETHGBIT_MDIO_DATA( _val ) \
  ( ( ( _val ) << GRETHGBIT_MDIO_DATA_SHIFT ) & \
    GRETHGBIT_MDIO_DATA_MASK )

#define GRETHGBIT_MDIO_PHYADDR_SHIFT 11
#define GRETHGBIT_MDIO_PHYADDR_MASK 0xf800U
#define GRETHGBIT_MDIO_PHYADDR_GET( _reg ) \
  ( ( ( _reg ) & GRETHGBIT_MDIO_PHYADDR_MASK ) >> \
    GRETHGBIT_MDIO_PHYADDR_SHIFT )
#define GRETHGBIT_MDIO_PHYADDR_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRETHGBIT_MDIO_PHYADDR_MASK ) | \
    ( ( ( _val ) << GRETHGBIT_MDIO_PHYADDR_SHIFT ) & \
      GRETHGBIT_MDIO_PHYADDR_MASK ) )
#define GRETHGBIT_MDIO_PHYADDR( _val ) \
  ( ( ( _val ) << GRETHGBIT_MDIO_PHYADDR_SHIFT ) & \
    GRETHGBIT_MDIO_PHYADDR_MASK )

#define GRETHGBIT_MDIO_REGADDR_SHIFT 6
#define GRETHGBIT_MDIO_REGADDR_MASK 0x7c0U
#define GRETHGBIT_MDIO_REGADDR_GET( _reg ) \
  ( ( ( _reg ) & GRETHGBIT_MDIO_REGADDR_MASK ) >> \
    GRETHGBIT_MDIO_REGADDR_SHIFT )
#define GRETHGBIT_MDIO_REGADDR_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRETHGBIT_MDIO_REGADDR_MASK ) | \
    ( ( ( _val ) << GRETHGBIT_MDIO_REGADDR_SHIFT ) & \
      GRETHGBIT_MDIO_REGADDR_MASK ) )
#define GRETHGBIT_MDIO_REGADDR( _val ) \
  ( ( ( _val ) << GRETHGBIT_MDIO_REGADDR_SHIFT ) & \
    GRETHGBIT_MDIO_REGADDR_MASK )

#define GRETHGBIT_MDIO_BU 0x8U

#define GRETHGBIT_MDIO_LF 0x4U

#define GRETHGBIT_MDIO_RD 0x2U

#define GRETHGBIT_MDIO_WR 0x1U

/** @} */

/**
 * @defgroup RTEMSDeviceGRETHGBITTDTBA \
 *   transmitter descriptor table base address register. (TDTBA)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRETHGBIT_TDTBA_BASEADDR_SHIFT 10
#define GRETHGBIT_TDTBA_BASEADDR_MASK 0xfffffc00U
#define GRETHGBIT_TDTBA_BASEADDR_GET( _reg ) \
  ( ( ( _reg ) & GRETHGBIT_TDTBA_BASEADDR_MASK ) >> \
    GRETHGBIT_TDTBA_BASEADDR_SHIFT )
#define GRETHGBIT_TDTBA_BASEADDR_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRETHGBIT_TDTBA_BASEADDR_MASK ) | \
    ( ( ( _val ) << GRETHGBIT_TDTBA_BASEADDR_SHIFT ) & \
      GRETHGBIT_TDTBA_BASEADDR_MASK ) )
#define GRETHGBIT_TDTBA_BASEADDR( _val ) \
  ( ( ( _val ) << GRETHGBIT_TDTBA_BASEADDR_SHIFT ) & \
    GRETHGBIT_TDTBA_BASEADDR_MASK )

#define GRETHGBIT_TDTBA_DESCPNT_SHIFT 3
#define GRETHGBIT_TDTBA_DESCPNT_MASK 0x3f8U
#define GRETHGBIT_TDTBA_DESCPNT_GET( _reg ) \
  ( ( ( _reg ) & GRETHGBIT_TDTBA_DESCPNT_MASK ) >> \
    GRETHGBIT_TDTBA_DESCPNT_SHIFT )
#define GRETHGBIT_TDTBA_DESCPNT_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRETHGBIT_TDTBA_DESCPNT_MASK ) | \
    ( ( ( _val ) << GRETHGBIT_TDTBA_DESCPNT_SHIFT ) & \
      GRETHGBIT_TDTBA_DESCPNT_MASK ) )
#define GRETHGBIT_TDTBA_DESCPNT( _val ) \
  ( ( ( _val ) << GRETHGBIT_TDTBA_DESCPNT_SHIFT ) & \
    GRETHGBIT_TDTBA_DESCPNT_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRETHGBITRDTBA \
 *   receiver descriptor table base address register. (RDTBA)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRETHGBIT_RDTBA_BASEADDR_SHIFT 10
#define GRETHGBIT_RDTBA_BASEADDR_MASK 0xfffffc00U
#define GRETHGBIT_RDTBA_BASEADDR_GET( _reg ) \
  ( ( ( _reg ) & GRETHGBIT_RDTBA_BASEADDR_MASK ) >> \
    GRETHGBIT_RDTBA_BASEADDR_SHIFT )
#define GRETHGBIT_RDTBA_BASEADDR_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRETHGBIT_RDTBA_BASEADDR_MASK ) | \
    ( ( ( _val ) << GRETHGBIT_RDTBA_BASEADDR_SHIFT ) & \
      GRETHGBIT_RDTBA_BASEADDR_MASK ) )
#define GRETHGBIT_RDTBA_BASEADDR( _val ) \
  ( ( ( _val ) << GRETHGBIT_RDTBA_BASEADDR_SHIFT ) & \
    GRETHGBIT_RDTBA_BASEADDR_MASK )

#define GRETHGBIT_RDTBA_DESCPNT_SHIFT 3
#define GRETHGBIT_RDTBA_DESCPNT_MASK 0x3f8U
#define GRETHGBIT_RDTBA_DESCPNT_GET( _reg ) \
  ( ( ( _reg ) & GRETHGBIT_RDTBA_DESCPNT_MASK ) >> \
    GRETHGBIT_RDTBA_DESCPNT_SHIFT )
#define GRETHGBIT_RDTBA_DESCPNT_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRETHGBIT_RDTBA_DESCPNT_MASK ) | \
    ( ( ( _val ) << GRETHGBIT_RDTBA_DESCPNT_SHIFT ) & \
      GRETHGBIT_RDTBA_DESCPNT_MASK ) )
#define GRETHGBIT_RDTBA_DESCPNT( _val ) \
  ( ( ( _val ) << GRETHGBIT_RDTBA_DESCPNT_SHIFT ) & \
    GRETHGBIT_RDTBA_DESCPNT_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRETHGBITEDCLMACMSB EDCL MAC address MSB. (EDCLMACMSB)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRETHGBIT_EDCLMACMSB_MSB_SHIFT 0
#define GRETHGBIT_EDCLMACMSB_MSB_MASK 0xffffU
#define GRETHGBIT_EDCLMACMSB_MSB_GET( _reg ) \
  ( ( ( _reg ) & GRETHGBIT_EDCLMACMSB_MSB_MASK ) >> \
    GRETHGBIT_EDCLMACMSB_MSB_SHIFT )
#define GRETHGBIT_EDCLMACMSB_MSB_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRETHGBIT_EDCLMACMSB_MSB_MASK ) | \
    ( ( ( _val ) << GRETHGBIT_EDCLMACMSB_MSB_SHIFT ) & \
      GRETHGBIT_EDCLMACMSB_MSB_MASK ) )
#define GRETHGBIT_EDCLMACMSB_MSB( _val ) \
  ( ( ( _val ) << GRETHGBIT_EDCLMACMSB_MSB_SHIFT ) & \
    GRETHGBIT_EDCLMACMSB_MSB_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRETHGBITEDCLMACLSB EDCL MAC address LSB. (EDCLMACLSB)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define GRETHGBIT_EDCLMACLSB_LSB_SHIFT 0
#define GRETHGBIT_EDCLMACLSB_LSB_MASK 0xffffffffU
#define GRETHGBIT_EDCLMACLSB_LSB_GET( _reg ) \
  ( ( ( _reg ) & GRETHGBIT_EDCLMACLSB_LSB_MASK ) >> \
    GRETHGBIT_EDCLMACLSB_LSB_SHIFT )
#define GRETHGBIT_EDCLMACLSB_LSB_SET( _reg, _val ) \
  ( ( ( _reg ) & ~GRETHGBIT_EDCLMACLSB_LSB_MASK ) | \
    ( ( ( _val ) << GRETHGBIT_EDCLMACLSB_LSB_SHIFT ) & \
      GRETHGBIT_EDCLMACLSB_LSB_MASK ) )
#define GRETHGBIT_EDCLMACLSB_LSB( _val ) \
  ( ( ( _val ) << GRETHGBIT_EDCLMACLSB_LSB_SHIFT ) & \
    GRETHGBIT_EDCLMACLSB_LSB_MASK )

/** @} */

/**
 * @brief This structure defines the GRETH_GBIT register block memory map.
 */
typedef struct grethgbit {
  /**
   * @brief See @ref RTEMSDeviceGRETHGBITCR.
   */
  uint32_t cr;

  /**
   * @brief See @ref RTEMSDeviceGRETHGBITSR.
   */
  uint32_t sr;

  /**
   * @brief See @ref RTEMSDeviceGRETHGBITMACMSB.
   */
  uint32_t macmsb;

  /**
   * @brief See @ref RTEMSDeviceGRETHGBITMACLSB.
   */
  uint32_t maclsb;

  /**
   * @brief See @ref RTEMSDeviceGRETHGBITMDIO.
   */
  uint32_t mdio;

  /**
   * @brief See @ref RTEMSDeviceGRETHGBITTDTBA.
   */
  uint32_t tdtba;

  /**
   * @brief See @ref RTEMSDeviceGRETHGBITRDTBA.
   */
  uint32_t rdtba;

  uint32_t reserved_1c_28[ 3 ];

  /**
   * @brief See @ref RTEMSDeviceGRETHGBITEDCLMACMSB.
   */
  uint32_t edclmacmsb;

  /**
   * @brief See @ref RTEMSDeviceGRETHGBITEDCLMACLSB.
   */
  uint32_t edclmaclsb;
} grethgbit;

/** @} */

#ifdef __cplusplus
}
#endif

#endif /* _GRLIB_GRETHGBIT_REGS_H */