summaryrefslogtreecommitdiffstats
path: root/bsps/include/grlib/dsu4-regs.h
blob: 36954301986da585a9c5f73d99ad6c049fcd7e8e (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
/* SPDX-License-Identifier: BSD-2-Clause */

/**
 * @file
 *
 * @ingroup RTEMSDeviceGRLIBDSU4
 *
 * @brief This header file defines the DSU4 register block interface.
 */

/*
 * Copyright (C) 2021 embedded brains GmbH & Co. KG
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 * 2. Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in the
 *    documentation and/or other materials provided with the distribution.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

/*
 * This file is part of the RTEMS quality process and was automatically
 * generated.  If you find something that needs to be fixed or
 * worded better please post a report or patch to an RTEMS mailing list
 * or raise a bug report:
 *
 * https://www.rtems.org/bugs.html
 *
 * For information on updating and regenerating please refer to the How-To
 * section in the Software Requirements Engineering chapter of the
 * RTEMS Software Engineering manual.  The manual is provided as a part of
 * a release.  For development sources please refer to the online
 * documentation at:
 *
 * https://docs.rtems.org
 */

/* Generated from spec:/dev/grlib/if/dsu4-header */

#ifndef _GRLIB_DSU4_REGS_H
#define _GRLIB_DSU4_REGS_H

#include <stdint.h>

#ifdef __cplusplus
extern "C" {
#endif

/* Generated from spec:/dev/grlib/if/dsu4 */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4 DSU4
 *
 * @ingroup RTEMSDeviceGRLIB
 *
 * @brief This group contains the DSU4 interfaces.
 *
 * @{
 */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4CTRL DSU control register (CTRL)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define DSU4_CTRL_PW 0x800U

#define DSU4_CTRL_HL 0x400U

#define DSU4_CTRL_PE 0x200U

#define DSU4_CTRL_EB 0x100U

#define DSU4_CTRL_EE 0x80U

#define DSU4_CTRL_DM 0x40U

#define DSU4_CTRL_BZ 0x20U

#define DSU4_CTRL_BX 0x10U

#define DSU4_CTRL_BS 0x8U

#define DSU4_CTRL_BW 0x4U

#define DSU4_CTRL_BE 0x2U

#define DSU4_CTRL_TE 0x1U

/** @} */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4DTTC DSU time tag counter register (DTTC)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define DSU4_DTTC_TIMETAG_SHIFT 0
#define DSU4_DTTC_TIMETAG_MASK 0xffffffffU
#define DSU4_DTTC_TIMETAG_GET( _reg ) \
  ( ( ( _reg ) & DSU4_DTTC_TIMETAG_MASK ) >> \
    DSU4_DTTC_TIMETAG_SHIFT )
#define DSU4_DTTC_TIMETAG_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_DTTC_TIMETAG_MASK ) | \
    ( ( ( _val ) << DSU4_DTTC_TIMETAG_SHIFT ) & \
      DSU4_DTTC_TIMETAG_MASK ) )
#define DSU4_DTTC_TIMETAG( _val ) \
  ( ( ( _val ) << DSU4_DTTC_TIMETAG_SHIFT ) & \
    DSU4_DTTC_TIMETAG_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4BRSS DSU break and single step register (BRSS)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define DSU4_BRSS_SS_3_0_SHIFT 16
#define DSU4_BRSS_SS_3_0_MASK 0xf0000U
#define DSU4_BRSS_SS_3_0_GET( _reg ) \
  ( ( ( _reg ) & DSU4_BRSS_SS_3_0_MASK ) >> \
    DSU4_BRSS_SS_3_0_SHIFT )
#define DSU4_BRSS_SS_3_0_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_BRSS_SS_3_0_MASK ) | \
    ( ( ( _val ) << DSU4_BRSS_SS_3_0_SHIFT ) & \
      DSU4_BRSS_SS_3_0_MASK ) )
#define DSU4_BRSS_SS_3_0( _val ) \
  ( ( ( _val ) << DSU4_BRSS_SS_3_0_SHIFT ) & \
    DSU4_BRSS_SS_3_0_MASK )

#define DSU4_BRSS_BN_3_0_SHIFT 0
#define DSU4_BRSS_BN_3_0_MASK 0xfU
#define DSU4_BRSS_BN_3_0_GET( _reg ) \
  ( ( ( _reg ) & DSU4_BRSS_BN_3_0_MASK ) >> \
    DSU4_BRSS_BN_3_0_SHIFT )
#define DSU4_BRSS_BN_3_0_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_BRSS_BN_3_0_MASK ) | \
    ( ( ( _val ) << DSU4_BRSS_BN_3_0_SHIFT ) & \
      DSU4_BRSS_BN_3_0_MASK ) )
#define DSU4_BRSS_BN_3_0( _val ) \
  ( ( ( _val ) << DSU4_BRSS_BN_3_0_SHIFT ) & \
    DSU4_BRSS_BN_3_0_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4DBGM DSU debug mode mask register (DBGM)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define DSU4_DBGM_DM_3_0_SHIFT 16
#define DSU4_DBGM_DM_3_0_MASK 0xf0000U
#define DSU4_DBGM_DM_3_0_GET( _reg ) \
  ( ( ( _reg ) & DSU4_DBGM_DM_3_0_MASK ) >> \
    DSU4_DBGM_DM_3_0_SHIFT )
#define DSU4_DBGM_DM_3_0_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_DBGM_DM_3_0_MASK ) | \
    ( ( ( _val ) << DSU4_DBGM_DM_3_0_SHIFT ) & \
      DSU4_DBGM_DM_3_0_MASK ) )
#define DSU4_DBGM_DM_3_0( _val ) \
  ( ( ( _val ) << DSU4_DBGM_DM_3_0_SHIFT ) & \
    DSU4_DBGM_DM_3_0_MASK )

#define DSU4_DBGM_ED_3_0_SHIFT 0
#define DSU4_DBGM_ED_3_0_MASK 0xfU
#define DSU4_DBGM_ED_3_0_GET( _reg ) \
  ( ( ( _reg ) & DSU4_DBGM_ED_3_0_MASK ) >> \
    DSU4_DBGM_ED_3_0_SHIFT )
#define DSU4_DBGM_ED_3_0_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_DBGM_ED_3_0_MASK ) | \
    ( ( ( _val ) << DSU4_DBGM_ED_3_0_SHIFT ) & \
      DSU4_DBGM_ED_3_0_MASK ) )
#define DSU4_DBGM_ED_3_0( _val ) \
  ( ( ( _val ) << DSU4_DBGM_ED_3_0_SHIFT ) & \
    DSU4_DBGM_ED_3_0_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4DTR DSU trap register (DTR)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define DSU4_DTR_EM 0x1000U

#define DSU4_DTR_TRAPTYPE_SHIFT 4
#define DSU4_DTR_TRAPTYPE_MASK 0xff0U
#define DSU4_DTR_TRAPTYPE_GET( _reg ) \
  ( ( ( _reg ) & DSU4_DTR_TRAPTYPE_MASK ) >> \
    DSU4_DTR_TRAPTYPE_SHIFT )
#define DSU4_DTR_TRAPTYPE_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_DTR_TRAPTYPE_MASK ) | \
    ( ( ( _val ) << DSU4_DTR_TRAPTYPE_SHIFT ) & \
      DSU4_DTR_TRAPTYPE_MASK ) )
#define DSU4_DTR_TRAPTYPE( _val ) \
  ( ( ( _val ) << DSU4_DTR_TRAPTYPE_SHIFT ) & \
    DSU4_DTR_TRAPTYPE_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4DASI DSU ASI diagnostic access register (DASI)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define DSU4_DASI_ASI_SHIFT 0
#define DSU4_DASI_ASI_MASK 0xffU
#define DSU4_DASI_ASI_GET( _reg ) \
  ( ( ( _reg ) & DSU4_DASI_ASI_MASK ) >> \
    DSU4_DASI_ASI_SHIFT )
#define DSU4_DASI_ASI_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_DASI_ASI_MASK ) | \
    ( ( ( _val ) << DSU4_DASI_ASI_SHIFT ) & \
      DSU4_DASI_ASI_MASK ) )
#define DSU4_DASI_ASI( _val ) \
  ( ( ( _val ) << DSU4_DASI_ASI_SHIFT ) & \
    DSU4_DASI_ASI_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4ATBC AHB trace buffer control register (ATBC)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define DSU4_ATBC_DCNT_SHIFT 16
#define DSU4_ATBC_DCNT_MASK 0xff0000U
#define DSU4_ATBC_DCNT_GET( _reg ) \
  ( ( ( _reg ) & DSU4_ATBC_DCNT_MASK ) >> \
    DSU4_ATBC_DCNT_SHIFT )
#define DSU4_ATBC_DCNT_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_ATBC_DCNT_MASK ) | \
    ( ( ( _val ) << DSU4_ATBC_DCNT_SHIFT ) & \
      DSU4_ATBC_DCNT_MASK ) )
#define DSU4_ATBC_DCNT( _val ) \
  ( ( ( _val ) << DSU4_ATBC_DCNT_SHIFT ) & \
    DSU4_ATBC_DCNT_MASK )

#define DSU4_ATBC_DF 0x100U

#define DSU4_ATBC_SF 0x80U

#define DSU4_ATBC_TE 0x40U

#define DSU4_ATBC_TF 0x20U

#define DSU4_ATBC_BW_SHIFT 3
#define DSU4_ATBC_BW_MASK 0x18U
#define DSU4_ATBC_BW_GET( _reg ) \
  ( ( ( _reg ) & DSU4_ATBC_BW_MASK ) >> \
    DSU4_ATBC_BW_SHIFT )
#define DSU4_ATBC_BW_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_ATBC_BW_MASK ) | \
    ( ( ( _val ) << DSU4_ATBC_BW_SHIFT ) & \
      DSU4_ATBC_BW_MASK ) )
#define DSU4_ATBC_BW( _val ) \
  ( ( ( _val ) << DSU4_ATBC_BW_SHIFT ) & \
    DSU4_ATBC_BW_MASK )

#define DSU4_ATBC_BR 0x4U

#define DSU4_ATBC_DM 0x2U

#define DSU4_ATBC_EN 0x1U

/** @} */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4ATBI AHB trace buffer index register (ATBI)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define DSU4_ATBI_INDEX_SHIFT 4
#define DSU4_ATBI_INDEX_MASK 0xff0U
#define DSU4_ATBI_INDEX_GET( _reg ) \
  ( ( ( _reg ) & DSU4_ATBI_INDEX_MASK ) >> \
    DSU4_ATBI_INDEX_SHIFT )
#define DSU4_ATBI_INDEX_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_ATBI_INDEX_MASK ) | \
    ( ( ( _val ) << DSU4_ATBI_INDEX_SHIFT ) & \
      DSU4_ATBI_INDEX_MASK ) )
#define DSU4_ATBI_INDEX( _val ) \
  ( ( ( _val ) << DSU4_ATBI_INDEX_SHIFT ) & \
    DSU4_ATBI_INDEX_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4ATBFC \
 *   AHB trace buffer filter control register (ATBFC)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define DSU4_ATBFC_WPF_SHIFT 12
#define DSU4_ATBFC_WPF_MASK 0x3000U
#define DSU4_ATBFC_WPF_GET( _reg ) \
  ( ( ( _reg ) & DSU4_ATBFC_WPF_MASK ) >> \
    DSU4_ATBFC_WPF_SHIFT )
#define DSU4_ATBFC_WPF_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_ATBFC_WPF_MASK ) | \
    ( ( ( _val ) << DSU4_ATBFC_WPF_SHIFT ) & \
      DSU4_ATBFC_WPF_MASK ) )
#define DSU4_ATBFC_WPF( _val ) \
  ( ( ( _val ) << DSU4_ATBFC_WPF_SHIFT ) & \
    DSU4_ATBFC_WPF_MASK )

#define DSU4_ATBFC_BPF_SHIFT 8
#define DSU4_ATBFC_BPF_MASK 0x300U
#define DSU4_ATBFC_BPF_GET( _reg ) \
  ( ( ( _reg ) & DSU4_ATBFC_BPF_MASK ) >> \
    DSU4_ATBFC_BPF_SHIFT )
#define DSU4_ATBFC_BPF_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_ATBFC_BPF_MASK ) | \
    ( ( ( _val ) << DSU4_ATBFC_BPF_SHIFT ) & \
      DSU4_ATBFC_BPF_MASK ) )
#define DSU4_ATBFC_BPF( _val ) \
  ( ( ( _val ) << DSU4_ATBFC_BPF_SHIFT ) & \
    DSU4_ATBFC_BPF_MASK )

#define DSU4_ATBFC_PF 0x8U

#define DSU4_ATBFC_AF 0x4U

#define DSU4_ATBFC_FR 0x2U

#define DSU4_ATBFC_FW 0x1U

/** @} */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4ATBFM \
 *   AHB trace buffer filter mask register (ATBFM)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define DSU4_ATBFM_SMASK_15_0_SHIFT 16
#define DSU4_ATBFM_SMASK_15_0_MASK 0xffff0000U
#define DSU4_ATBFM_SMASK_15_0_GET( _reg ) \
  ( ( ( _reg ) & DSU4_ATBFM_SMASK_15_0_MASK ) >> \
    DSU4_ATBFM_SMASK_15_0_SHIFT )
#define DSU4_ATBFM_SMASK_15_0_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_ATBFM_SMASK_15_0_MASK ) | \
    ( ( ( _val ) << DSU4_ATBFM_SMASK_15_0_SHIFT ) & \
      DSU4_ATBFM_SMASK_15_0_MASK ) )
#define DSU4_ATBFM_SMASK_15_0( _val ) \
  ( ( ( _val ) << DSU4_ATBFM_SMASK_15_0_SHIFT ) & \
    DSU4_ATBFM_SMASK_15_0_MASK )

#define DSU4_ATBFM_MMASK_15_0_SHIFT 0
#define DSU4_ATBFM_MMASK_15_0_MASK 0xffffU
#define DSU4_ATBFM_MMASK_15_0_GET( _reg ) \
  ( ( ( _reg ) & DSU4_ATBFM_MMASK_15_0_MASK ) >> \
    DSU4_ATBFM_MMASK_15_0_SHIFT )
#define DSU4_ATBFM_MMASK_15_0_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_ATBFM_MMASK_15_0_MASK ) | \
    ( ( ( _val ) << DSU4_ATBFM_MMASK_15_0_SHIFT ) & \
      DSU4_ATBFM_MMASK_15_0_MASK ) )
#define DSU4_ATBFM_MMASK_15_0( _val ) \
  ( ( ( _val ) << DSU4_ATBFM_MMASK_15_0_SHIFT ) & \
    DSU4_ATBFM_MMASK_15_0_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4ATBBA \
 *   AHB trace buffer break address registers (ATBBA)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define DSU4_ATBBA_BADDR_31_2_SHIFT 2
#define DSU4_ATBBA_BADDR_31_2_MASK 0xfffffffcU
#define DSU4_ATBBA_BADDR_31_2_GET( _reg ) \
  ( ( ( _reg ) & DSU4_ATBBA_BADDR_31_2_MASK ) >> \
    DSU4_ATBBA_BADDR_31_2_SHIFT )
#define DSU4_ATBBA_BADDR_31_2_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_ATBBA_BADDR_31_2_MASK ) | \
    ( ( ( _val ) << DSU4_ATBBA_BADDR_31_2_SHIFT ) & \
      DSU4_ATBBA_BADDR_31_2_MASK ) )
#define DSU4_ATBBA_BADDR_31_2( _val ) \
  ( ( ( _val ) << DSU4_ATBBA_BADDR_31_2_SHIFT ) & \
    DSU4_ATBBA_BADDR_31_2_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4ATBBM \
 *   AHB trace buffer break mask registers (ATBBM)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define DSU4_ATBBM_BMASK_31_2_SHIFT 2
#define DSU4_ATBBM_BMASK_31_2_MASK 0xfffffffcU
#define DSU4_ATBBM_BMASK_31_2_GET( _reg ) \
  ( ( ( _reg ) & DSU4_ATBBM_BMASK_31_2_MASK ) >> \
    DSU4_ATBBM_BMASK_31_2_SHIFT )
#define DSU4_ATBBM_BMASK_31_2_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_ATBBM_BMASK_31_2_MASK ) | \
    ( ( ( _val ) << DSU4_ATBBM_BMASK_31_2_SHIFT ) & \
      DSU4_ATBBM_BMASK_31_2_MASK ) )
#define DSU4_ATBBM_BMASK_31_2( _val ) \
  ( ( ( _val ) << DSU4_ATBBM_BMASK_31_2_SHIFT ) & \
    DSU4_ATBBM_BMASK_31_2_MASK )

#define DSU4_ATBBM_LD 0x2U

#define DSU4_ATBBM_ST 0x1U

/** @} */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4ICNT Instruction trace count register (ICNT)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define DSU4_ICNT_CE 0x80000000U

#define DSU4_ICNT_IC 0x40000000U

#define DSU4_ICNT_PE 0x20000000U

#define DSU4_ICNT_ICOUNT_28_0_SHIFT 0
#define DSU4_ICNT_ICOUNT_28_0_MASK 0x1fffffffU
#define DSU4_ICNT_ICOUNT_28_0_GET( _reg ) \
  ( ( ( _reg ) & DSU4_ICNT_ICOUNT_28_0_MASK ) >> \
    DSU4_ICNT_ICOUNT_28_0_SHIFT )
#define DSU4_ICNT_ICOUNT_28_0_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_ICNT_ICOUNT_28_0_MASK ) | \
    ( ( ( _val ) << DSU4_ICNT_ICOUNT_28_0_SHIFT ) & \
      DSU4_ICNT_ICOUNT_28_0_MASK ) )
#define DSU4_ICNT_ICOUNT_28_0( _val ) \
  ( ( ( _val ) << DSU4_ICNT_ICOUNT_28_0_SHIFT ) & \
    DSU4_ICNT_ICOUNT_28_0_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4AHBWPC \
 *   AHB watchpoint control register (AHBWPC)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define DSU4_AHBWPC_IN 0x40U

#define DSU4_AHBWPC_CP 0x20U

#define DSU4_AHBWPC_EN 0x10U

#define DSU4_AHBWPC_IN 0x4U

#define DSU4_AHBWPC_CP 0x2U

#define DSU4_AHBWPC_EN 0x1U

/** @} */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4AHBWPD AHB watchpoint data registers (AHBWPD)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define DSU4_AHBWPD_DATA_SHIFT 0
#define DSU4_AHBWPD_DATA_MASK 0xffffffffU
#define DSU4_AHBWPD_DATA_GET( _reg ) \
  ( ( ( _reg ) & DSU4_AHBWPD_DATA_MASK ) >> \
    DSU4_AHBWPD_DATA_SHIFT )
#define DSU4_AHBWPD_DATA_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_AHBWPD_DATA_MASK ) | \
    ( ( ( _val ) << DSU4_AHBWPD_DATA_SHIFT ) & \
      DSU4_AHBWPD_DATA_MASK ) )
#define DSU4_AHBWPD_DATA( _val ) \
  ( ( ( _val ) << DSU4_AHBWPD_DATA_SHIFT ) & \
    DSU4_AHBWPD_DATA_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4AHBWPM AHB watchpoint mask registers (AHBWPM)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define DSU4_AHBWPM_MASK_SHIFT 0
#define DSU4_AHBWPM_MASK_MASK 0xffffffffU
#define DSU4_AHBWPM_MASK_GET( _reg ) \
  ( ( ( _reg ) & DSU4_AHBWPM_MASK_MASK ) >> \
    DSU4_AHBWPM_MASK_SHIFT )
#define DSU4_AHBWPM_MASK_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_AHBWPM_MASK_MASK ) | \
    ( ( ( _val ) << DSU4_AHBWPM_MASK_SHIFT ) & \
      DSU4_AHBWPM_MASK_MASK ) )
#define DSU4_AHBWPM_MASK( _val ) \
  ( ( ( _val ) << DSU4_AHBWPM_MASK_SHIFT ) & \
    DSU4_AHBWPM_MASK_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4ITBC0 \
 *   Instruction trace buffer control register 0 (ITBC0)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define DSU4_ITBC0_TFILT_SHIFT 28
#define DSU4_ITBC0_TFILT_MASK 0xf0000000U
#define DSU4_ITBC0_TFILT_GET( _reg ) \
  ( ( ( _reg ) & DSU4_ITBC0_TFILT_MASK ) >> \
    DSU4_ITBC0_TFILT_SHIFT )
#define DSU4_ITBC0_TFILT_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_ITBC0_TFILT_MASK ) | \
    ( ( ( _val ) << DSU4_ITBC0_TFILT_SHIFT ) & \
      DSU4_ITBC0_TFILT_MASK ) )
#define DSU4_ITBC0_TFILT( _val ) \
  ( ( ( _val ) << DSU4_ITBC0_TFILT_SHIFT ) & \
    DSU4_ITBC0_TFILT_MASK )

#define DSU4_ITBC0_ITPOINTER_SHIFT 0
#define DSU4_ITBC0_ITPOINTER_MASK 0xffffU
#define DSU4_ITBC0_ITPOINTER_GET( _reg ) \
  ( ( ( _reg ) & DSU4_ITBC0_ITPOINTER_MASK ) >> \
    DSU4_ITBC0_ITPOINTER_SHIFT )
#define DSU4_ITBC0_ITPOINTER_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_ITBC0_ITPOINTER_MASK ) | \
    ( ( ( _val ) << DSU4_ITBC0_ITPOINTER_SHIFT ) & \
      DSU4_ITBC0_ITPOINTER_MASK ) )
#define DSU4_ITBC0_ITPOINTER( _val ) \
  ( ( ( _val ) << DSU4_ITBC0_ITPOINTER_SHIFT ) & \
    DSU4_ITBC0_ITPOINTER_MASK )

/** @} */

/**
 * @defgroup RTEMSDeviceGRLIBDSU4ITBC1 \
 *   Instruction trace buffer control register 1 (ITBC1)
 *
 * @brief This group contains register bit definitions.
 *
 * @{
 */

#define DSU4_ITBC1_WO 0x8000000U

#define DSU4_ITBC1_TLIM_SHIFT 24
#define DSU4_ITBC1_TLIM_MASK 0x7000000U
#define DSU4_ITBC1_TLIM_GET( _reg ) \
  ( ( ( _reg ) & DSU4_ITBC1_TLIM_MASK ) >> \
    DSU4_ITBC1_TLIM_SHIFT )
#define DSU4_ITBC1_TLIM_SET( _reg, _val ) \
  ( ( ( _reg ) & ~DSU4_ITBC1_TLIM_MASK ) | \
    ( ( ( _val ) << DSU4_ITBC1_TLIM_SHIFT ) & \
      DSU4_ITBC1_TLIM_MASK ) )
#define DSU4_ITBC1_TLIM( _val ) \
  ( ( ( _val ) << DSU4_ITBC1_TLIM_SHIFT ) & \
    DSU4_ITBC1_TLIM_MASK )

#define DSU4_ITBC1_TOV 0x800000U

/** @} */

/**
 * @brief This structure defines the DSU4 register block memory map.
 */
typedef struct dsu4 {
  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4CTRL.
   */
  uint32_t ctrl;

  uint32_t reserved_4_8;

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4DTTC.
   */
  uint32_t dttc;

  uint32_t reserved_c_20[ 5 ];

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4BRSS.
   */
  uint32_t brss;

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4DBGM.
   */
  uint32_t dbgm;

  uint32_t reserved_28_40[ 6 ];

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4ATBC.
   */
  uint32_t atbc;

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4ATBI.
   */
  uint32_t atbi;

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4ATBFC.
   */
  uint32_t atbfc;

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4ATBFM.
   */
  uint32_t atbfm;

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4ATBBA.
   */
  uint32_t atbba_0;

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4ATBBM.
   */
  uint32_t atbbm_0;

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4ATBBA.
   */
  uint32_t atbba_1;

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4ATBBM.
   */
  uint32_t atbbm_1;

  uint32_t reserved_60_70[ 4 ];

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4ICNT.
   */
  uint32_t icnt;

  uint32_t reserved_74_80[ 3 ];

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4AHBWPC.
   */
  uint32_t ahbwpc;

  uint32_t reserved_84_90[ 3 ];

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4AHBWPD.
   */
  uint32_t ahbwpd_0;

  uint32_t reserved_94_9c[ 2 ];

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4AHBWPD.
   */
  uint32_t ahbwpd_1;

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4AHBWPM.
   */
  uint32_t ahbwpm_0;

  uint32_t reserved_a4_ac[ 2 ];

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4AHBWPM.
   */
  uint32_t ahbwpm_1;

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4AHBWPD.
   */
  uint32_t ahbwpd_2;

  uint32_t reserved_b4_bc[ 2 ];

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4AHBWPD.
   */
  uint32_t ahbwpd_3;

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4AHBWPM.
   */
  uint32_t ahbwpm_2;

  uint32_t reserved_c4_cc[ 2 ];

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4AHBWPM.
   */
  uint32_t ahbwpm_3;

  uint32_t reserved_d0_110000[ 278476 ];

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4ITBC0.
   */
  uint32_t itbc0;

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4ITBC1.
   */
  uint32_t itbc1;

  uint32_t reserved_110008_400020[ 770054 ];

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4DTR.
   */
  uint32_t dtr;

  /**
   * @brief See @ref RTEMSDeviceGRLIBDSU4DASI.
   */
  uint32_t dasi;
} dsu4;

/** @} */

#ifdef __cplusplus
}
#endif

#endif /* _GRLIB_DSU4_REGS_H */