summaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorRalf Corsepius <ralf.corsepius@rtems.org>2008-08-20 03:41:07 +0000
committerRalf Corsepius <ralf.corsepius@rtems.org>2008-08-20 03:41:07 +0000
commit378bea5a7d75b674c79557154c964a122309b51f (patch)
treea797ca693e2aba6ecf7c30bca438ebabbf34e4e2
parent2008-08-19 Cedric Aubert <cedric_aubert@yahoo.fr> (diff)
downloadrtems-378bea5a7d75b674c79557154c964a122309b51f.tar.bz2
Add missing prototypes.
-rw-r--r--c/src/lib/libbsp/powerpc/haleakala/irq/irq.c2
-rw-r--r--c/src/lib/libbsp/powerpc/haleakala/irq/irq_init.c4
-rw-r--r--c/src/lib/libbsp/powerpc/haleakala/startup/bspstart.c4
3 files changed, 5 insertions, 5 deletions
diff --git a/c/src/lib/libbsp/powerpc/haleakala/irq/irq.c b/c/src/lib/libbsp/powerpc/haleakala/irq/irq.c
index e09adb55f0..7fd7f79420 100644
--- a/c/src/lib/libbsp/powerpc/haleakala/irq/irq.c
+++ b/c/src/lib/libbsp/powerpc/haleakala/irq/irq.c
@@ -66,7 +66,7 @@ static inline int IsUICIRQ(const rtems_irq_number irqLine)
);
}
-static void WriteIState()
+static void WriteIState(void)
/* Write the gEnabledInts state masked by gIntInhibited to the hardware */
{
PPC_SET_DEVICE_CONTROL_REGISTER(UIC0_ER,
diff --git a/c/src/lib/libbsp/powerpc/haleakala/irq/irq_init.c b/c/src/lib/libbsp/powerpc/haleakala/irq/irq_init.c
index 088b15ecaa..641d6dc685 100644
--- a/c/src/lib/libbsp/powerpc/haleakala/irq/irq_init.c
+++ b/c/src/lib/libbsp/powerpc/haleakala/irq/irq_init.c
@@ -21,14 +21,14 @@
/*
* default on/off function
*/
-static void nop_func()
+static void nop_func(void)
{
}
/*
* default isOn function
*/
-static int not_connected()
+static int not_connected(void)
{
return 0;
}
diff --git a/c/src/lib/libbsp/powerpc/haleakala/startup/bspstart.c b/c/src/lib/libbsp/powerpc/haleakala/startup/bspstart.c
index 8fc2cea2c5..5c564b7836 100644
--- a/c/src/lib/libbsp/powerpc/haleakala/startup/bspstart.c
+++ b/c/src/lib/libbsp/powerpc/haleakala/startup/bspstart.c
@@ -156,7 +156,7 @@ EarlyUARTInit(int baudRate)
static void
-InitUARTClock()
+InitUARTClock(void)
{
uint32_t reg;
mfsdr(SDR0_UART0,reg);
@@ -184,7 +184,7 @@ void GPIO_AlternateSelect(int bitnum, int source)
}
}
-void Init_FPGA()
+void Init_FPGA(void)
{
/* Have to write to the FPGA to enable the UART drivers */
/* Have to enable CS2 as an output in GPIO to get the FPGA working */