summaryrefslogtreecommitdiff
path: root/bsps/include/dev/grlib/gr1553b.h
blob: ce5a8314b7ee15a341f93b75650977576ca88fff (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
/* SPDX-License-Identifier: BSD-2-Clause */

/**
 * @file
 *
 * @ingroup RTEMSDeviceGRLIB
 *
 * @brief This header file defines the GR1553B register block interface.
 */

/*
 * Copyright (C) 2021 embedded brains GmbH (http://www.embedded-brains.de)
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 * 2. Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in the
 *    documentation and/or other materials provided with the distribution.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

/*
 * This file is part of the RTEMS quality process and was automatically
 * generated.  If you find something that needs to be fixed or
 * worded better please post a report or patch to an RTEMS mailing list
 * or raise a bug report:
 *
 * https://www.rtems.org/bugs.html
 *
 * For information on updating and regenerating please refer to the How-To
 * section in the Software Requirements Engineering chapter of the
 * RTEMS Software Engineering manual.  The manual is provided as a part of
 * a release.  For development sources please refer to the online
 * documentation at:
 *
 * https://docs.rtems.org
 */

/* Generated from spec:/dev/grlib/if/gr1553b-header */

#ifndef _DEV_GRLIB_GR1553B_H
#define _DEV_GRLIB_GR1553B_H

#ifdef __cplusplus
extern "C" {
#endif

/* Generated from spec:/dev/grlib/if/gr1553b */

/**
 * @defgroup DevGrlibIfGr1553b GR1553B
 *
 * @ingroup RTEMSDeviceGRLIB
 *
 * @brief This group contains the GR1553B interfaces.
 *
 * @{
 */

/**
 * @defgroup DevGrlibIfGr1553bIRQ IRQ
 *
 * @brief GR1553B IRQ Register
 *
 * @{
 */

#define GR1553B_IRQ_BMTOF 0x20000U

#define GR1553B_IRQ_BMD 0x10000U

#define GR1553B_IRQ_RTTE 0x400U

#define GR1553B_IRQ_RTD 0x200U

#define GR1553B_IRQ_RTEV 0x100U

#define GR1553B_IRQ_BCWK 0x4U

#define GR1553B_IRQ_BCD 0x2U

#define GR1553B_IRQ_BCEV 0x1U

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bIRQE IRQE
 *
 * @brief GR1553B IRQ Enable Register
 *
 * @{
 */

#define GR1553B_IRQE_BMTOE 0x20000U

#define GR1553B_IRQE_BMDE 0x10000U

#define GR1553B_IRQE_RTTEE 0x400U

#define GR1553B_IRQE_RTDE 0x200U

#define GR1553B_IRQE_RTEVE 0x100U

#define GR1553B_IRQE_BCWKE 0x4U

#define GR1553B_IRQE_BCDE 0x2U

#define GR1553B_IRQE_BCEVE 0x1U

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bHC HC
 *
 * @brief GR1553B Hardware Configuration Register
 *
 * @{
 */

#define GR1553B_HC_MOD 0x80000000U

#define GR1553B_HC_CVER 0x1000U

#define GR1553B_HC_XKEYS 0x800U

#define GR1553B_HC_ENDIAN_SHIFT 9
#define GR1553B_HC_ENDIAN_MASK 0x600U
#define GR1553B_HC_ENDIAN_GET( _reg ) \
  ( ( ( _reg ) >> 9 ) & 0x3U )
#define GR1553B_HC_ENDIAN( _val ) ( ( _val ) << 9 )

#define GR1553B_HC_SCLK 0x100U

#define GR1553B_HC_CCFREQ_SHIFT 0
#define GR1553B_HC_CCFREQ_MASK 0xffU
#define GR1553B_HC_CCFREQ_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffU )
#define GR1553B_HC_CCFREQ( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bBCSC BCSC
 *
 * @brief GR1553B BC Status and Config Register
 *
 * @{
 */

#define GR1553B_BCSC_BCSUP 0x80000000U

#define GR1553B_BCSC_BCFEAT_SHIFT 28
#define GR1553B_BCSC_BCFEAT_MASK 0x70000000U
#define GR1553B_BCSC_BCFEAT_GET( _reg ) \
  ( ( ( _reg ) >> 28 ) & 0x7U )
#define GR1553B_BCSC_BCFEAT( _val ) ( ( _val ) << 28 )

#define GR1553B_BCSC_BCCHK 0x10000U

#define GR1553B_BCSC_ASADL_SHIFT 11
#define GR1553B_BCSC_ASADL_MASK 0xf800U
#define GR1553B_BCSC_ASADL_GET( _reg ) \
  ( ( ( _reg ) >> 11 ) & 0x1fU )
#define GR1553B_BCSC_ASADL( _val ) ( ( _val ) << 11 )

#define GR1553B_BCSC_ASST_SHIFT 8
#define GR1553B_BCSC_ASST_MASK 0x300U
#define GR1553B_BCSC_ASST_GET( _reg ) \
  ( ( ( _reg ) >> 8 ) & 0x3U )
#define GR1553B_BCSC_ASST( _val ) ( ( _val ) << 8 )

#define GR1553B_BCSC_SCADL_SHIFT 3
#define GR1553B_BCSC_SCADL_MASK 0xf8U
#define GR1553B_BCSC_SCADL_GET( _reg ) \
  ( ( ( _reg ) >> 3 ) & 0x1fU )
#define GR1553B_BCSC_SCADL( _val ) ( ( _val ) << 3 )

#define GR1553B_BCSC_SCST_SHIFT 0
#define GR1553B_BCSC_SCST_MASK 0x7U
#define GR1553B_BCSC_SCST_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0x7U )
#define GR1553B_BCSC_SCST( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bBCA BCA
 *
 * @brief GR1553B BC Action Register
 *
 * @{
 */

#define GR1553B_BCA_BCKEY_SHIFT 16
#define GR1553B_BCA_BCKEY_MASK 0xffff0000U
#define GR1553B_BCA_BCKEY_GET( _reg ) \
  ( ( ( _reg ) >> 16 ) & 0xffffU )
#define GR1553B_BCA_BCKEY( _val ) ( ( _val ) << 16 )

#define GR1553B_BCA_ASSTP 0x200U

#define GR1553B_BCA_ASSRT 0x100U

#define GR1553B_BCA_CLRT 0x10U

#define GR1553B_BCA_SETT 0x8U

#define GR1553B_BCA_SCSTP 0x4U

#define GR1553B_BCA_SCSUS 0x2U

#define GR1553B_BCA_SCSRT 0x1U

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bBCTNP BCTNP
 *
 * @brief GR1553B BC Transfer list next pointer register
 *
 * @{
 */

#define GR1553B_BCTNP_POINTER_SHIFT 0
#define GR1553B_BCTNP_POINTER_MASK 0xffffffffU
#define GR1553B_BCTNP_POINTER_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffffffU )
#define GR1553B_BCTNP_POINTER( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bBCANP BCANP
 *
 * @brief GR1553B BC Asynchronous list next pointer register
 *
 * @{
 */

#define GR1553B_BCANP_POINTER_SHIFT 0
#define GR1553B_BCANP_POINTER_MASK 0xffffffffU
#define GR1553B_BCANP_POINTER_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffffffU )
#define GR1553B_BCANP_POINTER( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bBCT BCT
 *
 * @brief GR1553B BC Timer register
 *
 * @{
 */

#define GR1553B_BCT_SCTM_SHIFT 0
#define GR1553B_BCT_SCTM_MASK 0xffffffU
#define GR1553B_BCT_SCTM_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffffU )
#define GR1553B_BCT_SCTM( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bBCRP BCRP
 *
 * @brief GR1553B BC Transfer-triggered IRQ ring position register
 *
 * @{
 */

#define GR1553B_BCRP_POSITION_SHIFT 0
#define GR1553B_BCRP_POSITION_MASK 0xffffffffU
#define GR1553B_BCRP_POSITION_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffffffU )
#define GR1553B_BCRP_POSITION( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bBCBS BCBS
 *
 * @brief GR1553B BC per-RT Bus swap register
 *
 * @{
 */

#define GR1553B_BCBS_SWAP_SHIFT 0
#define GR1553B_BCBS_SWAP_MASK 0xffffffffU
#define GR1553B_BCBS_SWAP_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffffffU )
#define GR1553B_BCBS_SWAP( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bBCTCP BCTCP
 *
 * @brief GR1553B BC Transfer list current slot pointer
 *
 * @{
 */

#define GR1553B_BCTCP_POINTER_SHIFT 0
#define GR1553B_BCTCP_POINTER_MASK 0xffffffffU
#define GR1553B_BCTCP_POINTER_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffffffU )
#define GR1553B_BCTCP_POINTER( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bBCACP BCACP
 *
 * @brief GR1553B BC Asynchronous list current slot pointer
 *
 * @{
 */

#define GR1553B_BCACP_POINTER_SHIFT 0
#define GR1553B_BCACP_POINTER_MASK 0xffffffffU
#define GR1553B_BCACP_POINTER_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffffffU )
#define GR1553B_BCACP_POINTER( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bRTS RTS
 *
 * @brief GR1553B RT Status register
 *
 * @{
 */

#define GR1553B_RTS_RTSUP 0x80000000U

#define GR1553B_RTS_ACT 0x8U

#define GR1553B_RTS_SHDA 0x4U

#define GR1553B_RTS_SHDB 0x2U

#define GR1553B_RTS_RUN 0x1U

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bRTC RTC
 *
 * @brief GR1553B RT Config register
 *
 * @{
 */

#define GR1553B_RTC_RTKEY_SHIFT 16
#define GR1553B_RTC_RTKEY_MASK 0xffff0000U
#define GR1553B_RTC_RTKEY_GET( _reg ) \
  ( ( ( _reg ) >> 16 ) & 0xffffU )
#define GR1553B_RTC_RTKEY( _val ) ( ( _val ) << 16 )

#define GR1553B_RTC_SYS 0x8000U

#define GR1553B_RTC_SYDS 0x4000U

#define GR1553B_RTC_BRS 0x2000U

#define GR1553B_RTC_RTEIS 0x40U

#define GR1553B_RTC_RTADDR_SHIFT 1
#define GR1553B_RTC_RTADDR_MASK 0x3eU
#define GR1553B_RTC_RTADDR_GET( _reg ) \
  ( ( ( _reg ) >> 1 ) & 0x1fU )
#define GR1553B_RTC_RTADDR( _val ) ( ( _val ) << 1 )

#define GR1553B_RTC_RTEN 0x1U

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bRTBS RTBS
 *
 * @brief GR1553B RT Bus status register
 *
 * @{
 */

#define GR1553B_RTBS_TFDE 0x100U

#define GR1553B_RTBS_SREQ 0x10U

#define GR1553B_RTBS_BUSY 0x8U

#define GR1553B_RTBS_SSF 0x4U

#define GR1553B_RTBS_DBCA 0x2U

#define GR1553B_RTBS_TFLG 0x1U

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bRTSW RTSW
 *
 * @brief GR1553B RT Status words register
 *
 * @{
 */

#define GR1553B_RTSW_BITW_SHIFT 16
#define GR1553B_RTSW_BITW_MASK 0xffff0000U
#define GR1553B_RTSW_BITW_GET( _reg ) \
  ( ( ( _reg ) >> 16 ) & 0xffffU )
#define GR1553B_RTSW_BITW( _val ) ( ( _val ) << 16 )

#define GR1553B_RTSW_VECW_SHIFT 0
#define GR1553B_RTSW_VECW_MASK 0xffffU
#define GR1553B_RTSW_VECW_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffU )
#define GR1553B_RTSW_VECW( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bRTSY RTSY
 *
 * @brief GR1553B RT Sync register
 *
 * @{
 */

#define GR1553B_RTSY_SYTM_SHIFT 16
#define GR1553B_RTSY_SYTM_MASK 0xffff0000U
#define GR1553B_RTSY_SYTM_GET( _reg ) \
  ( ( ( _reg ) >> 16 ) & 0xffffU )
#define GR1553B_RTSY_SYTM( _val ) ( ( _val ) << 16 )

#define GR1553B_RTSY_SYD_SHIFT 0
#define GR1553B_RTSY_SYD_MASK 0xffffU
#define GR1553B_RTSY_SYD_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffU )
#define GR1553B_RTSY_SYD( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bRTSTBA RTSTBA
 *
 * @brief GR1553B RT Subaddress table base address register
 *
 * @{
 */

#define GR1553B_RTSTBA_SATB_SHIFT 9
#define GR1553B_RTSTBA_SATB_MASK 0xfffffe00U
#define GR1553B_RTSTBA_SATB_GET( _reg ) \
  ( ( ( _reg ) >> 9 ) & 0x7fffffU )
#define GR1553B_RTSTBA_SATB( _val ) ( ( _val ) << 9 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bRTMCC RTMCC
 *
 * @brief GR1553B RT Mode code control register
 *
 * @{
 */

#define GR1553B_RTMCC_RRTB_SHIFT 28
#define GR1553B_RTMCC_RRTB_MASK 0x30000000U
#define GR1553B_RTMCC_RRTB_GET( _reg ) \
  ( ( ( _reg ) >> 28 ) & 0x3U )
#define GR1553B_RTMCC_RRTB( _val ) ( ( _val ) << 28 )

#define GR1553B_RTMCC_RRT_SHIFT 26
#define GR1553B_RTMCC_RRT_MASK 0xc000000U
#define GR1553B_RTMCC_RRT_GET( _reg ) \
  ( ( ( _reg ) >> 26 ) & 0x3U )
#define GR1553B_RTMCC_RRT( _val ) ( ( _val ) << 26 )

#define GR1553B_RTMCC_ITFB_SHIFT 24
#define GR1553B_RTMCC_ITFB_MASK 0x3000000U
#define GR1553B_RTMCC_ITFB_GET( _reg ) \
  ( ( ( _reg ) >> 24 ) & 0x3U )
#define GR1553B_RTMCC_ITFB( _val ) ( ( _val ) << 24 )

#define GR1553B_RTMCC_ITF_SHIFT 22
#define GR1553B_RTMCC_ITF_MASK 0xc00000U
#define GR1553B_RTMCC_ITF_GET( _reg ) \
  ( ( ( _reg ) >> 22 ) & 0x3U )
#define GR1553B_RTMCC_ITF( _val ) ( ( _val ) << 22 )

#define GR1553B_RTMCC_ISTB_SHIFT 20
#define GR1553B_RTMCC_ISTB_MASK 0x300000U
#define GR1553B_RTMCC_ISTB_GET( _reg ) \
  ( ( ( _reg ) >> 20 ) & 0x3U )
#define GR1553B_RTMCC_ISTB( _val ) ( ( _val ) << 20 )

#define GR1553B_RTMCC_IST_SHIFT 18
#define GR1553B_RTMCC_IST_MASK 0xc0000U
#define GR1553B_RTMCC_IST_GET( _reg ) \
  ( ( ( _reg ) >> 18 ) & 0x3U )
#define GR1553B_RTMCC_IST( _val ) ( ( _val ) << 18 )

#define GR1553B_RTMCC_DBC_SHIFT 16
#define GR1553B_RTMCC_DBC_MASK 0x30000U
#define GR1553B_RTMCC_DBC_GET( _reg ) \
  ( ( ( _reg ) >> 16 ) & 0x3U )
#define GR1553B_RTMCC_DBC( _val ) ( ( _val ) << 16 )

#define GR1553B_RTMCC_TBW_SHIFT 14
#define GR1553B_RTMCC_TBW_MASK 0xc000U
#define GR1553B_RTMCC_TBW_GET( _reg ) \
  ( ( ( _reg ) >> 14 ) & 0x3U )
#define GR1553B_RTMCC_TBW( _val ) ( ( _val ) << 14 )

#define GR1553B_RTMCC_TVW_SHIFT 12
#define GR1553B_RTMCC_TVW_MASK 0x3000U
#define GR1553B_RTMCC_TVW_GET( _reg ) \
  ( ( ( _reg ) >> 12 ) & 0x3U )
#define GR1553B_RTMCC_TVW( _val ) ( ( _val ) << 12 )

#define GR1553B_RTMCC_TSB_SHIFT 10
#define GR1553B_RTMCC_TSB_MASK 0xc00U
#define GR1553B_RTMCC_TSB_GET( _reg ) \
  ( ( ( _reg ) >> 10 ) & 0x3U )
#define GR1553B_RTMCC_TSB( _val ) ( ( _val ) << 10 )

#define GR1553B_RTMCC_TS_SHIFT 8
#define GR1553B_RTMCC_TS_MASK 0x300U
#define GR1553B_RTMCC_TS_GET( _reg ) \
  ( ( ( _reg ) >> 8 ) & 0x3U )
#define GR1553B_RTMCC_TS( _val ) ( ( _val ) << 8 )

#define GR1553B_RTMCC_SDB_SHIFT 6
#define GR1553B_RTMCC_SDB_MASK 0xc0U
#define GR1553B_RTMCC_SDB_GET( _reg ) \
  ( ( ( _reg ) >> 6 ) & 0x3U )
#define GR1553B_RTMCC_SDB( _val ) ( ( _val ) << 6 )

#define GR1553B_RTMCC_SD_SHIFT 4
#define GR1553B_RTMCC_SD_MASK 0x30U
#define GR1553B_RTMCC_SD_GET( _reg ) \
  ( ( ( _reg ) >> 4 ) & 0x3U )
#define GR1553B_RTMCC_SD( _val ) ( ( _val ) << 4 )

#define GR1553B_RTMCC_SB_SHIFT 2
#define GR1553B_RTMCC_SB_MASK 0xcU
#define GR1553B_RTMCC_SB_GET( _reg ) \
  ( ( ( _reg ) >> 2 ) & 0x3U )
#define GR1553B_RTMCC_SB( _val ) ( ( _val ) << 2 )

#define GR1553B_RTMCC_S_SHIFT 0
#define GR1553B_RTMCC_S_MASK 0x3U
#define GR1553B_RTMCC_S_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0x3U )
#define GR1553B_RTMCC_S( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bRTTTC RTTTC
 *
 * @brief GR1553B RT Time tag control register
 *
 * @{
 */

#define GR1553B_RTTTC_TRES_SHIFT 16
#define GR1553B_RTTTC_TRES_MASK 0xffff0000U
#define GR1553B_RTTTC_TRES_GET( _reg ) \
  ( ( ( _reg ) >> 16 ) & 0xffffU )
#define GR1553B_RTTTC_TRES( _val ) ( ( _val ) << 16 )

#define GR1553B_RTTTC_TVAL_SHIFT 0
#define GR1553B_RTTTC_TVAL_MASK 0xffffU
#define GR1553B_RTTTC_TVAL_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffU )
#define GR1553B_RTTTC_TVAL( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bRTELM RTELM
 *
 * @brief GR1553B RT Event log size mask register
 *
 * @{
 */

#define GR1553B_RTELM_MASK_SHIFT 0
#define GR1553B_RTELM_MASK_MASK 0xffffffffU
#define GR1553B_RTELM_MASK_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffffffU )
#define GR1553B_RTELM_MASK( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bRTELP RTELP
 *
 * @brief GR1553B RT Event log position register
 *
 * @{
 */

#define GR1553B_RTELP_POINTER_SHIFT 0
#define GR1553B_RTELP_POINTER_MASK 0xffffffffU
#define GR1553B_RTELP_POINTER_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffffffU )
#define GR1553B_RTELP_POINTER( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bRTELIP RTELIP
 *
 * @brief GR1553B RT Event Log interrupt position register
 *
 * @{
 */

#define GR1553B_RTELIP_POINTER_SHIFT 0
#define GR1553B_RTELIP_POINTER_MASK 0xffffffffU
#define GR1553B_RTELIP_POINTER_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffffffU )
#define GR1553B_RTELIP_POINTER( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bBMS BMS
 *
 * @brief GR1553B BM Status register
 *
 * @{
 */

#define GR1553B_BMS_BMSUP 0x80000000U

#define GR1553B_BMS_KEYEN 0x40000000U

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bBMC BMC
 *
 * @brief GR1553B BM Control register
 *
 * @{
 */

#define GR1553B_BMC_BMKEY_SHIFT 16
#define GR1553B_BMC_BMKEY_MASK 0xffff0000U
#define GR1553B_BMC_BMKEY_GET( _reg ) \
  ( ( ( _reg ) >> 16 ) & 0xffffU )
#define GR1553B_BMC_BMKEY( _val ) ( ( _val ) << 16 )

#define GR1553B_BMC_WRSTP 0x20U

#define GR1553B_BMC_EXST 0x10U

#define GR1553B_BMC_IMCL 0x8U

#define GR1553B_BMC_UDWL 0x4U

#define GR1553B_BMC_MANL 0x2U

#define GR1553B_BMC_BMEN 0x1U

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bBMRTAF BMRTAF
 *
 * @brief GR1553B BM RT Address filter register
 *
 * @{
 */

#define GR1553B_BMRTAF_MASK_SHIFT 0
#define GR1553B_BMRTAF_MASK_MASK 0xffffffffU
#define GR1553B_BMRTAF_MASK_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffffffU )
#define GR1553B_BMRTAF_MASK( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bBMRTSF BMRTSF
 *
 * @brief GR1553B BM RT Subaddress filter register
 *
 * @{
 */

#define GR1553B_BMRTSF_MASK_SHIFT 0
#define GR1553B_BMRTSF_MASK_MASK 0xffffffffU
#define GR1553B_BMRTSF_MASK_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffffffU )
#define GR1553B_BMRTSF_MASK( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bBMRTMC BMRTMC
 *
 * @brief GR1553B BM RT Mode code filter register
 *
 * @{
 */

#define GR1553B_BMRTMC_STSB 0x40000U

#define GR1553B_BMRTMC_STS 0x20000U

#define GR1553B_BMRTMC_TLC 0x10000U

#define GR1553B_BMRTMC_TSW 0x8000U

#define GR1553B_BMRTMC_RRTB 0x4000U

#define GR1553B_BMRTMC_RRT 0x2000U

#define GR1553B_BMRTMC_ITFB 0x1000U

#define GR1553B_BMRTMC_ITF 0x800U

#define GR1553B_BMRTMC_ISTB 0x400U

#define GR1553B_BMRTMC_IST 0x200U

#define GR1553B_BMRTMC_DBC 0x100U

#define GR1553B_BMRTMC_TBW 0x80U

#define GR1553B_BMRTMC_TVW 0x40U

#define GR1553B_BMRTMC_TSB 0x20U

#define GR1553B_BMRTMC_TS 0x10U

#define GR1553B_BMRTMC_SDB 0x8U

#define GR1553B_BMRTMC_SD 0x4U

#define GR1553B_BMRTMC_SB 0x2U

#define GR1553B_BMRTMC_S 0x1U

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bBMLBS BMLBS
 *
 * @brief GR1553B BM Log buffer start
 *
 * @{
 */

#define GR1553B_BMLBS_START_SHIFT 0
#define GR1553B_BMLBS_START_MASK 0xffffffffU
#define GR1553B_BMLBS_START_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffffffU )
#define GR1553B_BMLBS_START( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bBMLBE BMLBE
 *
 * @brief GR1553B BM Log buffer end
 *
 * @{
 */

#define GR1553B_BMLBE_END_SHIFT 0
#define GR1553B_BMLBE_END_MASK 0xffffffffU
#define GR1553B_BMLBE_END_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffffffU )
#define GR1553B_BMLBE_END( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bBMLBP BMLBP
 *
 * @brief GR1553B BM Log buffer position
 *
 * @{
 */

#define GR1553B_BMLBP_POSITION_SHIFT 0
#define GR1553B_BMLBP_POSITION_MASK 0xffffffffU
#define GR1553B_BMLBP_POSITION_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffffffU )
#define GR1553B_BMLBP_POSITION( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @defgroup DevGrlibIfGr1553bBMTTC BMTTC
 *
 * @brief GR1553B BM Time tag control register
 *
 * @{
 */

#define GR1553B_BMTTC_TRES_SHIFT 24
#define GR1553B_BMTTC_TRES_MASK 0xff000000U
#define GR1553B_BMTTC_TRES_GET( _reg ) \
  ( ( ( _reg ) >> 24 ) & 0xffU )
#define GR1553B_BMTTC_TRES( _val ) ( ( _val ) << 24 )

#define GR1553B_BMTTC_TVAL_SHIFT 0
#define GR1553B_BMTTC_TVAL_MASK 0xffffffU
#define GR1553B_BMTTC_TVAL_GET( _reg ) \
  ( ( ( _reg ) >> 0 ) & 0xffffffU )
#define GR1553B_BMTTC_TVAL( _val ) ( ( _val ) << 0 )

/** @} */

/**
 * @brief This structure defines the GR1553B register block memory map.
 */
typedef struct {
  /**
   * @brief See @ref DevGrlibIfGr1553bIRQ.
   */
  uint32_t irq;

  /**
   * @brief See @ref DevGrlibIfGr1553bIRQE.
   */
  uint32_t irqe;

  uint32_t reserved_8_10[ 2 ];

  /**
   * @brief See @ref DevGrlibIfGr1553bHC.
   */
  uint32_t hc;

  uint32_t reserved_14_40[ 11 ];

  /**
   * @brief See @ref DevGrlibIfGr1553bBCSC.
   */
  uint32_t bcsc;

  /**
   * @brief See @ref DevGrlibIfGr1553bBCA.
   */
  uint32_t bca;

  /**
   * @brief See @ref DevGrlibIfGr1553bBCTNP.
   */
  uint32_t bctnp;

  /**
   * @brief See @ref DevGrlibIfGr1553bBCANP.
   */
  uint32_t bcanp;

  /**
   * @brief See @ref DevGrlibIfGr1553bBCT.
   */
  uint32_t bct;

  uint32_t reserved_54_58;

  /**
   * @brief See @ref DevGrlibIfGr1553bBCRP.
   */
  uint32_t bcrp;

  /**
   * @brief See @ref DevGrlibIfGr1553bBCBS.
   */
  uint32_t bcbs;

  uint32_t reserved_60_68[ 2 ];

  /**
   * @brief See @ref DevGrlibIfGr1553bBCTCP.
   */
  uint32_t bctcp;

  /**
   * @brief See @ref DevGrlibIfGr1553bBCACP.
   */
  uint32_t bcacp;

  uint32_t reserved_70_80[ 4 ];

  /**
   * @brief See @ref DevGrlibIfGr1553bRTS.
   */
  uint32_t rts;

  /**
   * @brief See @ref DevGrlibIfGr1553bRTC.
   */
  uint32_t rtc;

  /**
   * @brief See @ref DevGrlibIfGr1553bRTBS.
   */
  uint32_t rtbs;

  /**
   * @brief See @ref DevGrlibIfGr1553bRTSW.
   */
  uint32_t rtsw;

  /**
   * @brief See @ref DevGrlibIfGr1553bRTSY.
   */
  uint32_t rtsy;

  /**
   * @brief See @ref DevGrlibIfGr1553bRTSTBA.
   */
  uint32_t rtstba;

  /**
   * @brief See @ref DevGrlibIfGr1553bRTMCC.
   */
  uint32_t rtmcc;

  uint32_t reserved_9c_a4[ 2 ];

  /**
   * @brief See @ref DevGrlibIfGr1553bRTTTC.
   */
  uint32_t rtttc;

  uint32_t reserved_a8_ac;

  /**
   * @brief See @ref DevGrlibIfGr1553bRTELM.
   */
  uint32_t rtelm;

  /**
   * @brief See @ref DevGrlibIfGr1553bRTELP.
   */
  uint32_t rtelp;

  /**
   * @brief See @ref DevGrlibIfGr1553bRTELIP.
   */
  uint32_t rtelip;

  uint32_t reserved_b8_c0[ 2 ];

  /**
   * @brief See @ref DevGrlibIfGr1553bBMS.
   */
  uint32_t bms;

  /**
   * @brief See @ref DevGrlibIfGr1553bBMC.
   */
  uint32_t bmc;

  /**
   * @brief See @ref DevGrlibIfGr1553bBMRTAF.
   */
  uint32_t bmrtaf;

  /**
   * @brief See @ref DevGrlibIfGr1553bBMRTSF.
   */
  uint32_t bmrtsf;

  /**
   * @brief See @ref DevGrlibIfGr1553bBMRTMC.
   */
  uint32_t bmrtmc;

  /**
   * @brief See @ref DevGrlibIfGr1553bBMLBS.
   */
  uint32_t bmlbs;

  /**
   * @brief See @ref DevGrlibIfGr1553bBMLBE.
   */
  uint32_t bmlbe;

  /**
   * @brief See @ref DevGrlibIfGr1553bBMLBP.
   */
  uint32_t bmlbp;

  /**
   * @brief See @ref DevGrlibIfGr1553bBMTTC.
   */
  uint32_t bmttc;
} gr1553b;

/** @} */

#ifdef __cplusplus
}
#endif

#endif /* _DEV_GRLIB_GR1553B_H */