summaryrefslogtreecommitdiffstats
path: root/c/src/lib/libcpu/powerpc/mpc55xx/include/fsl-mpc564xL.h
blob: 3a363ecaf838578937a9db5805c72b829713dd0c (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
2368
2369
2370
2371
2372
2373
2374
2375
2376
2377
2378
2379
2380
2381
2382
2383
2384
2385
2386
2387
2388
2389
2390
2391
2392
2393
2394
2395
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405
2406
2407
2408
2409
2410
2411
2412
2413
2414
2415
2416
2417
2418
2419
2420
2421
2422
2423
2424
2425
2426
2427
2428
2429
2430
2431
2432
2433
2434
2435
2436
2437
2438
2439
2440
2441
2442
2443
2444
2445
2446
2447
2448
2449
2450
2451
2452
2453
2454
2455
2456
2457
2458
2459
2460
2461
2462
2463
2464
2465
2466
2467
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490
2491
2492
2493
2494
2495
2496
2497
2498
2499
2500
2501
2502
2503
2504
2505
2506
2507
2508
2509
2510
2511
2512
2513
2514
2515
2516
2517
2518
2519
2520
2521
2522
2523
2524
2525
2526
2527
2528
2529
2530
2531
2532
2533
2534
2535
2536
2537
2538
2539
2540
2541
2542
2543
2544
2545
2546
2547
2548
2549
2550
2551
2552
2553
2554
2555
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565
2566
2567
2568
2569
2570
2571
2572
2573
2574
2575
2576
2577
2578
2579
2580
2581
2582
2583
2584
2585
2586
2587
2588
2589
2590
2591
2592
2593
2594
2595
2596
2597
2598
2599
2600
2601
2602
2603
2604
2605
2606
2607
2608
2609
2610
2611
2612
2613
2614
2615
2616
2617
2618
2619
2620
2621
2622
2623
2624
2625
2626
2627
2628
2629
2630
2631
2632
2633
2634
2635
2636
2637
2638
2639
2640
2641
2642
2643
2644
2645
2646
2647
2648
2649
2650
2651
2652
2653
2654
2655
2656
2657
2658
2659
2660
2661
2662
2663
2664
2665
2666
2667
2668
2669
2670
2671
2672
2673
2674
2675
2676
2677
2678
2679
2680
2681
2682
2683
2684
2685
2686
2687
2688
2689
2690
2691
2692
2693
2694
2695
2696
2697
2698
2699
2700
2701
2702
2703
2704
2705
2706
2707
2708
2709
2710
2711
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722
2723
2724
2725
2726
2727
2728
2729
2730
2731
2732
2733
2734
2735
2736
2737
2738
2739
2740
2741
2742
2743
2744
2745
2746
2747
2748
2749
2750
2751
2752
2753
2754
2755
2756
2757
2758
2759
2760
2761
2762
2763
2764
2765
2766
2767
2768
2769
2770
2771
2772
2773
2774
2775
2776
2777
2778
2779
2780
2781
2782
2783
2784
2785
2786
2787
2788
2789
2790
2791
2792
2793
2794
2795
2796
2797
2798
2799
2800
2801
2802
2803
2804
2805
2806
2807
2808
2809
2810
2811
2812
2813
2814
2815
2816
2817
2818
2819
2820
2821
2822
2823
2824
2825
2826
2827
2828
2829
2830
2831
2832
2833
2834
2835
2836
2837
2838
2839
2840
2841
2842
2843
2844
2845
2846
2847
2848
2849
2850
2851
2852
2853
2854
2855
2856
2857
2858
2859
2860
2861
2862
2863
2864
2865
2866
2867
2868
2869
2870
2871
2872
2873
2874
2875
2876
2877
2878
2879
2880
2881
2882
2883
2884
2885
2886
2887
2888
2889
2890
2891
2892
2893
2894
2895
2896
2897
2898
2899
2900
2901
2902
2903
2904
2905
2906
2907
2908
2909
2910
2911
2912
2913
2914
2915
2916
2917
2918
2919
2920
2921
2922
2923
2924
2925
2926
2927
2928
2929
2930
2931
2932
2933
2934
2935
2936
2937
2938
2939
2940
2941
2942
2943
2944
2945
2946
2947
2948
2949
2950
2951
2952
2953
2954
2955
2956
2957
2958
2959
2960
2961
2962
2963
2964
2965
2966
2967
2968
2969
2970
2971
2972
2973
2974
2975
2976
2977
2978
2979
2980
2981
2982
2983
2984
2985
2986
2987
2988
2989
2990
2991
2992
2993
2994
2995
2996
2997
2998
2999
3000
3001
3002
3003
3004
3005
3006
3007
3008
3009
3010
3011
3012
3013
3014
3015
3016
3017
3018
3019
3020
3021
3022
3023
3024
3025
3026
3027
3028
3029
3030
3031
3032
3033
3034
3035
3036
3037
3038
3039
3040
3041
3042
3043
3044
3045
3046
3047
3048
3049
3050
3051
3052
3053
3054
3055
3056
3057
3058
3059
3060
3061
3062
3063
3064
3065
3066
3067
3068
3069
3070
3071
3072
3073
3074
3075
3076
3077
3078
3079
3080
3081
3082
3083
3084
3085
3086
3087
3088
3089
3090
3091
3092
3093
3094
3095
3096
3097
3098
3099
3100
3101
3102
3103
3104
3105
3106
3107
3108
3109
3110
3111
3112
3113
3114
3115
3116
3117
3118
3119
3120
3121
3122
3123
3124
3125
3126
3127
3128
3129
3130
3131
3132
3133
3134
3135
3136
3137
3138
3139
3140
3141
3142
3143
3144
3145
3146
3147
3148
3149
3150
3151
3152
3153
3154
3155
3156
3157
3158
3159
3160
3161
3162
3163
3164
3165
3166
3167
3168
3169
3170
3171
3172
3173
3174
3175
3176
3177
3178
3179
3180
3181
3182
3183
3184
3185
3186
3187
3188
3189
3190
3191
3192
3193
3194
3195
3196
3197
3198
3199
3200
3201
3202
3203
3204
3205
3206
3207
3208
3209
3210
3211
3212
3213
3214
3215
3216
3217
3218
3219
3220
3221
3222
3223
3224
3225
3226
3227
3228
3229
3230
3231
3232
3233
3234
3235
3236
3237
3238
3239
3240
3241
3242
3243
3244
3245
3246
3247
3248
3249
3250
3251
3252
3253
3254
3255
3256
3257
3258
3259
3260
3261
3262
3263
3264
3265
3266
3267
3268
3269
3270
3271
3272
3273
3274
3275
3276
3277
3278
3279
3280
3281
3282
3283
3284
3285
3286
3287
3288
3289
3290
3291
3292
3293
3294
3295
3296
3297
3298
3299
3300
3301
3302
3303
3304
3305
3306
3307
3308
3309
3310
3311
3312
3313
3314
3315
3316
3317
3318
3319
3320
3321
3322
3323
3324
3325
3326
3327
3328
3329
3330
3331
3332
3333
3334
3335
3336
3337
3338
3339
3340
3341
3342
3343
3344
3345
3346
3347
3348
3349
3350
3351
3352
3353
3354
3355
3356
3357
3358
3359
3360
3361
3362
3363
3364
3365
3366
3367
3368
3369
3370
3371
3372
3373
3374
3375
3376
3377
3378
3379
3380
3381
3382
3383
3384
3385
3386
3387
3388
3389
3390
3391
3392
3393
3394
3395
3396
3397
3398
3399
3400
3401
3402
3403
3404
3405
3406
3407
3408
3409
3410
3411
3412
3413
3414
3415
3416
3417
3418
3419
3420
3421
3422
3423
3424
3425
3426
3427
3428
3429
3430
3431
3432
3433
3434
3435
3436
3437
3438
3439
3440
3441
3442
3443
3444
3445
3446
3447
3448
3449
3450
3451
3452
3453
3454
3455
3456
3457
3458
3459
3460
3461
3462
3463
3464
3465
3466
3467
3468
3469
3470
3471
3472
3473
3474
3475
3476
3477
3478
3479
3480
3481
3482
3483
3484
3485
3486
3487
3488
3489
3490
3491
3492
3493
3494
3495
3496
3497
3498
3499
3500
3501
3502
3503
3504
3505
3506
3507
3508
3509
3510
3511
3512
3513
3514
3515
3516
3517
3518
3519
3520
3521
3522
3523
3524
3525
3526
3527
3528
3529
3530
3531
3532
3533
3534
3535
3536
3537
3538
3539
3540
3541
3542
3543
3544
3545
3546
3547
3548
3549
3550
3551
3552
3553
3554
3555
3556
3557
3558
3559
3560
3561
3562
3563
3564
3565
3566
3567
3568
3569
3570
3571
3572
3573
3574
3575
3576
3577
3578
3579
3580
3581
3582
3583
3584
3585
3586
3587
3588
3589
3590
3591
3592
3593
3594
3595
3596
3597
3598
3599
3600
3601
3602
3603
3604
3605
3606
3607
3608
3609
3610
3611
3612
3613
3614
3615
3616
3617
3618
3619
3620
3621
3622
3623
3624
3625
3626
3627
3628
3629
3630
3631
3632
3633
3634
3635
3636
3637
3638
3639
3640
3641
3642
3643
3644
3645
3646
3647
3648
3649
3650
3651
3652
3653
3654
3655
3656
3657
3658
3659
3660
3661
3662
3663
3664
3665
3666
3667
3668
3669
3670
3671
3672
3673
3674
3675
3676
3677
3678
3679
3680
3681
3682
3683
3684
3685
3686
3687
3688
3689
3690
3691
3692
3693
3694
3695
3696
3697
3698
3699
3700
3701
3702
3703
3704
3705
3706
3707
3708
3709
3710
3711
3712
3713
3714
3715
3716
3717
3718
3719
3720
3721
3722
3723
3724
3725
3726
3727
3728
3729
3730
3731
3732
3733
3734
3735
3736
3737
3738
3739
3740
3741
3742
3743
3744
3745
3746
3747
3748
3749
3750
3751
3752
3753
3754
3755
3756
3757
3758
3759
3760
3761
3762
3763
3764
3765
3766
3767
3768
3769
3770
3771
3772
3773
3774
3775
3776
3777
3778
3779
3780
3781
3782
3783
3784
3785
3786
3787
3788
3789
3790
3791
3792
3793
3794
3795
3796
3797
3798
3799
3800
3801
3802
3803
3804
3805
3806
3807
3808
3809
3810
3811
3812
3813
3814
3815
3816
3817
3818
3819
3820
3821
3822
3823
3824
3825
3826
3827
3828
3829
3830
3831
3832
3833
3834
3835
3836
3837
3838
3839
3840
3841
3842
3843
3844
3845
3846
3847
3848
3849
3850
3851
3852
3853
3854
3855
3856
3857
3858
3859
3860
3861
3862
3863
3864
3865
3866
3867
3868
3869
3870
3871
3872
3873
3874
3875
3876
3877
3878
3879
3880
3881
3882
3883
3884
3885
3886
3887
3888
3889
3890
3891
3892
3893
3894
3895
3896
3897
3898
3899
3900
3901
3902
3903
3904
3905
3906
3907
3908
3909
3910
3911
3912
3913
3914
3915
3916
3917
3918
3919
3920
3921
3922
3923
3924
3925
3926
3927
3928
3929
3930
3931
3932
3933
3934
3935
3936
3937
3938
3939
3940
3941
3942
3943
3944
3945
3946
3947
3948
3949
3950
3951
3952
3953
3954
3955
3956
3957
3958
3959
3960
3961
3962
3963
3964
3965
3966
3967
3968
3969
3970
3971
3972
3973
3974
3975
3976
3977
3978
3979
3980
3981
3982
3983
3984
3985
3986
3987
3988
3989
3990
3991
3992
3993
3994
3995
3996
3997
3998
3999
4000
4001
4002
4003
4004
4005
4006
4007
4008
4009
4010
4011
4012
4013
4014
4015
4016
4017
4018
4019
4020
4021
4022
4023
4024
4025
4026
4027
4028
4029
4030
4031
4032
4033
4034
4035
4036
4037
4038
4039
4040
4041
4042
4043
4044
4045
4046
4047
4048
4049
4050
4051
4052
4053
4054
4055
4056
4057
4058
4059
4060
4061
4062
4063
4064
4065
4066
4067
4068
4069
4070
4071
4072
4073
4074
4075
4076
4077
4078
4079
4080
4081
4082
4083
4084
4085
4086
4087
4088
4089
4090
4091
4092
4093
4094
4095
4096
4097
4098
4099
4100
4101
4102
4103
4104
4105
4106
4107
4108
4109
4110
4111
4112
4113
4114
4115
4116
4117
4118
4119
4120
4121
4122
4123
4124
4125
4126
4127
4128
4129
4130
4131
4132
4133
4134
4135
4136
4137
4138
4139
4140
4141
4142
4143
4144
4145
4146
4147
4148
4149
4150
4151
4152
4153
4154
4155
4156
4157
4158
4159
4160
4161
4162
4163
4164
4165
4166
4167
4168
4169
4170
4171
4172
4173
4174
4175
4176
4177
4178
4179
4180
4181
4182
4183
4184
4185
4186
4187
4188
4189
4190
4191
4192
4193
4194
4195
4196
4197
4198
4199
4200
4201
4202
4203
4204
4205
4206
4207
4208
4209
4210
4211
4212
4213
4214
4215
4216
4217
4218
4219
4220
4221
4222
4223
4224
4225
4226
4227
4228
4229
4230
4231
4232
4233
4234
4235
4236
4237
4238
4239
4240
4241
4242
4243
4244
4245
4246
4247
4248
4249
4250
4251
4252
4253
4254
4255
4256
4257
4258
4259
4260
4261
4262
4263
4264
4265
4266
4267
4268
4269
4270
4271
4272
4273
4274
4275
4276
4277
4278
4279
4280
4281
4282
4283
4284
4285
4286
4287
4288
4289
4290
4291
4292
4293
4294
4295
4296
4297
4298
4299
4300
4301
4302
4303
4304
4305
4306
4307
4308
4309
4310
4311
4312
4313
4314
4315
4316
4317
4318
4319
4320
4321
4322
4323
4324
4325
4326
4327
4328
4329
4330
4331
4332
4333
4334
4335
4336
4337
4338
4339
4340
4341
4342
4343
4344
4345
4346
4347
4348
4349
4350
4351
4352
4353
4354
4355
4356
4357
4358
4359
4360
4361
4362
4363
4364
4365
4366
4367
4368
4369
4370
4371
4372
4373
4374
4375
4376
4377
4378
4379
4380
4381
4382
4383
4384
4385
4386
4387
4388
4389
4390
4391
4392
4393
4394
4395
4396
4397
4398
4399
4400
4401
4402
4403
4404
4405
4406
4407
4408
4409
4410
4411
4412
4413
4414
4415
4416
4417
4418
4419
4420
4421
4422
4423
4424
4425
4426
4427
4428
4429
4430
4431
4432
4433
4434
4435
4436
4437
4438
4439
4440
4441
4442
4443
4444
4445
4446
4447
4448
4449
4450
4451
4452
4453
4454
4455
4456
4457
4458
4459
4460
4461
4462
4463
4464
4465
4466
4467
4468
4469
4470
4471
4472
4473
4474
4475
4476
4477
4478
4479
4480
4481
4482
4483
4484
4485
4486
4487
4488
4489
4490
4491
4492
4493
4494
4495
4496
4497
4498
4499
4500
4501
4502
4503
4504
4505
4506
4507
4508
4509
4510
4511
4512
4513
4514
4515
4516
4517
4518
4519
4520
4521
4522
4523
4524
4525
4526
4527
4528
4529
4530
4531
4532
4533
4534
4535
4536
4537
4538
4539
4540
4541
4542
4543
4544
4545
4546
4547
4548
4549
4550
4551
4552
4553
4554
4555
4556
4557
4558
4559
4560
4561
4562
4563
4564
4565
4566
4567
4568
4569
4570
4571
4572
4573
4574
4575
4576
4577
4578
4579
4580
4581
4582
4583
4584
4585
4586
4587
4588
4589
4590
4591
4592
4593
4594
4595
4596
4597
4598
4599
4600
4601
4602
4603
4604
4605
4606
4607
4608
4609
4610
4611
4612
4613
4614
4615
4616
4617
4618
4619
4620
4621
4622
4623
4624
4625
4626
4627
4628
4629
4630
4631
4632
4633
4634
4635
4636
4637
4638
4639
4640
4641
4642
4643
4644
4645
4646
4647
4648
4649
4650
4651
4652
4653
4654
4655
4656
4657
4658
4659
4660
4661
4662
4663
4664
4665
4666
4667
4668
4669
4670
4671
4672
4673
4674
4675
4676
4677
4678
4679
4680
4681
4682
4683
4684
4685
4686
4687
4688
4689
4690
4691
4692
4693
4694
4695
4696
4697
4698
4699
4700
4701
4702
4703
4704
4705
4706
4707
4708
4709
4710
4711
4712
4713
4714
4715
4716
4717
4718
4719
4720
4721
4722
4723
4724
4725
4726
4727
4728
4729
4730
4731
4732
4733
4734
4735
4736
4737
4738
4739
4740
4741
4742
4743
4744
4745
4746
4747
4748
4749
4750
4751
4752
4753
4754
4755
4756
4757
4758
4759
4760
4761
4762
4763
4764
4765
4766
4767
4768
4769
4770
4771
4772
4773
4774
4775
4776
4777
4778
4779
4780
4781
4782
4783
4784
4785
4786
4787
4788
4789
4790
4791
4792
4793
4794
4795
4796
4797
4798
4799
4800
4801
4802
4803
4804
4805
4806
4807
4808
4809
4810
4811
4812
4813
4814
4815
4816
4817
4818
4819
4820
4821
4822
4823
4824
4825
4826
4827
4828
4829
4830
4831
4832
4833
4834
4835
4836
4837
4838
4839
4840
4841
4842
4843
4844
4845
4846
4847
4848
4849
4850
4851
4852
4853
4854
4855
4856
4857
4858
4859
4860
4861
4862
4863
4864
4865
4866
4867
4868
4869
4870
4871
4872
4873
4874
4875
4876
4877
4878
4879
4880
4881
4882
4883
4884
4885
4886
4887
4888
4889
4890
4891
4892
4893
4894
4895
4896
4897
4898
4899
4900
4901
4902
4903
4904
4905
4906
4907
4908
4909
4910
4911
4912
4913
4914
4915
4916
4917
4918
4919
4920
4921
4922
4923
4924
4925
4926
4927
4928
4929
4930
4931
4932
4933
4934
4935
4936
4937
4938
4939
4940
4941
4942
4943
4944
4945
4946
4947
4948
4949
4950
4951
4952
4953
4954
4955
4956
4957
4958
4959
4960
4961
4962
4963
4964
4965
4966
4967
4968
4969
4970
4971
4972
4973
4974
4975
4976
4977
4978
4979
4980
4981
4982
4983
4984
4985
4986
4987
4988
4989
4990
4991
4992
4993
4994
4995
4996
4997
4998
4999
5000
5001
5002
5003
5004
5005
5006
5007
5008
5009
5010
5011
5012
5013
5014
5015
5016
5017
5018
5019
5020
5021
5022
5023
5024
5025
5026
5027
5028
5029
5030
5031
5032
5033
5034
5035
5036
5037
5038
5039
5040
5041
5042
5043
5044
5045
5046
5047
5048
5049
5050
5051
5052
5053
5054
5055
5056
5057
5058
5059
5060
5061
5062
5063
5064
5065
5066
5067
5068
5069
5070
5071
5072
5073
5074
5075
5076
5077
5078
5079
5080
5081
5082
5083
5084
5085
5086
5087
5088
5089
5090
5091
5092
5093
5094
5095
5096
5097
5098
5099
5100
5101
5102
5103
5104
5105
5106
5107
5108
5109
5110
5111
5112
5113
5114
5115
5116
5117
5118
5119
5120
5121
5122
5123
5124
5125
5126
5127
5128
5129
5130
5131
5132
5133
5134
5135
5136
5137
5138
5139
5140
5141
5142
5143
5144
5145
5146
5147
5148
5149
5150
5151
5152
5153
5154
5155
5156
5157
5158
5159
5160
5161
5162
5163
5164
5165
5166
5167
5168
5169
5170
5171
5172
5173
5174
5175
5176
5177
5178
5179
5180
5181
5182
5183
5184
5185
5186
5187
5188
5189
5190
5191
5192
5193
5194
5195
5196
5197
5198
5199
5200
5201
5202
5203
5204
5205
5206
5207
5208
5209
5210
5211
5212
5213
5214
5215
5216
5217
5218
5219
5220
5221
5222
5223
5224
5225
5226
5227
5228
5229
5230
5231
5232
5233
5234
5235
5236
5237
5238
5239
5240
5241
5242
5243
5244
5245
5246
5247
5248
5249
5250
5251
5252
5253
5254
5255
5256
5257
5258
5259
5260
5261
5262
5263
5264
5265
5266
5267
5268
5269
5270
5271
5272
5273
5274
5275
5276
5277
5278
5279
5280
5281
5282
5283
5284
5285
5286
5287
5288
5289
5290
5291
5292
5293
5294
5295
5296
5297
5298
5299
5300
5301
5302
5303
5304
5305
5306
5307
5308
5309
5310
5311
5312
5313
5314
5315
5316
5317
5318
5319
5320
5321
5322
5323
5324
5325
5326
5327
5328
5329
5330
5331
5332
5333
5334
5335
5336
5337
5338
5339
5340
5341
5342
5343
5344
5345
5346
5347
5348
5349
5350
5351
5352
5353
5354
5355
5356
5357
5358
5359
5360
5361
5362
5363
5364
5365
5366
5367
5368
5369
5370
5371
5372
5373
5374
5375
5376
5377
5378
5379
5380
5381
5382
5383
5384
5385
5386
5387
5388
5389
5390
5391
5392
5393
5394
5395
5396
5397
5398
5399
5400
5401
5402
5403
5404
5405
5406
5407
5408
5409
5410
5411
5412
5413
5414
5415
5416
5417
5418
5419
5420
5421
5422
5423
5424
5425
5426
5427
5428
5429
5430
5431
5432
5433
5434
5435
5436
5437
5438
5439
5440
5441
5442
5443
5444
5445
5446
5447
5448
5449
5450
5451
5452
5453
5454
5455
5456
5457
5458
5459
5460
5461
5462
5463
5464
5465
5466
5467
5468
5469
5470
5471
5472
5473
5474
5475
5476
5477
5478
5479
5480
5481
5482
5483
5484
5485
5486
5487
5488
5489
5490
5491
5492
5493
5494
5495
5496
5497
5498
5499
5500
5501
5502
5503
5504
5505
5506
5507
5508
5509
5510
5511
5512
5513
5514
5515
5516
5517
5518
5519
5520
5521
5522
5523
5524
5525
5526
5527
5528
5529
5530
5531
5532
5533
5534
5535
5536
5537
5538
5539
5540
5541
5542
5543
5544
5545
5546
5547
5548
5549
5550
5551
5552
5553
5554
5555
5556
5557
5558
5559
5560
5561
5562
5563
5564
5565
5566
5567
5568
5569
5570
5571
5572
5573
5574
5575
5576
5577
5578
5579
5580
5581
5582
5583
5584
5585
5586
5587
5588
5589
5590
5591
5592
5593
5594
5595
5596
5597
5598
5599
5600
5601
5602
5603
5604
5605
5606
5607
5608
5609
5610
5611
5612
5613
5614
5615
5616
5617
5618
5619
5620
5621
5622
5623
5624
5625
5626
5627
5628
5629
5630
5631
5632
5633
5634
5635
5636
5637
5638
5639
5640
5641
5642
5643
5644
5645
5646
5647
5648
5649
5650
5651
5652
5653
5654
5655
5656
5657
5658
5659
5660
5661
5662
5663
5664
5665
5666
5667
5668
5669
5670
5671
5672
5673
5674
5675
5676
5677
5678
5679
5680
5681
5682
5683
5684
5685
5686
5687
5688
5689
5690
5691
5692
5693
5694
5695
5696
5697
5698
5699
5700
5701
5702
5703
5704
5705
5706
5707
5708
5709
5710
5711
5712
5713
5714
5715
5716
5717
5718
5719
5720
5721
5722
5723
5724
5725
5726
5727
5728
5729
5730
5731
5732
5733
5734
5735
5736
5737
5738
5739
5740
5741
5742
5743
5744
5745
5746
5747
5748
5749
5750
5751
5752
5753
5754
5755
5756
5757
5758
5759
5760
5761
5762
5763
5764
5765
5766
5767
5768
5769
5770
5771
5772
5773
5774
5775
5776
5777
5778
5779
5780
5781
5782
5783
5784
5785
5786
5787
5788
5789
5790
5791
5792
5793
5794
5795
5796
5797
5798
5799
5800
5801
5802
5803
5804
5805
5806
5807
5808
5809
5810
5811
5812
5813
5814
5815
5816
5817
5818
5819
5820
5821
5822
5823
5824
5825
5826
5827
5828
5829
5830
5831
5832
5833
5834
5835
5836
5837
5838
5839
5840
5841
5842
5843
5844
5845
5846
5847
5848
5849
5850
5851
5852
5853
5854
5855
5856
5857
5858
5859
5860
5861
5862
5863
5864
5865
5866
5867
5868
5869
5870
5871
5872
5873
5874
5875
5876
5877
5878
5879
5880
5881
5882
5883
5884
5885
5886
5887
5888
5889
5890
5891
5892
5893
5894
5895
5896
5897
5898
5899
5900
5901
5902
5903
5904
5905
5906
5907
5908
5909
5910
5911
5912
5913
5914
5915
5916
5917
5918
5919
5920
5921
5922
5923
5924
5925
5926
5927
5928
5929
5930
5931
5932
5933
5934
5935
5936
5937
5938
5939
5940
5941
5942
5943
5944
5945
5946
5947
5948
5949
5950
5951
5952
5953
5954
5955
5956
5957
5958
5959
5960
5961
5962
5963
5964
5965
5966
5967
5968
5969
5970
5971
5972
5973
5974
5975
5976
5977
5978
5979
5980
5981
5982
5983
5984
5985
5986
5987
5988
5989
5990
5991
5992
5993
5994
5995
5996
5997
5998
5999
6000
6001
6002
6003
6004
6005
6006
6007
6008
6009
6010
6011
6012
6013
6014
6015
6016
6017
6018
6019
6020
6021
6022
6023
6024
6025
6026
6027
6028
6029
6030
6031
6032
6033
6034
6035
6036
6037
6038
6039
6040
6041
6042
6043
6044
6045
6046
6047
6048
6049
6050
6051
6052
6053
6054
6055
6056
6057
6058
6059
6060
6061
6062
6063
6064
6065
6066
6067
6068
6069
6070
6071
6072
6073
6074
6075
6076
6077
6078
6079
6080
6081
6082
6083
6084
6085
6086
6087
6088
6089
6090
6091
6092
6093
6094
6095
6096
6097
6098
6099
6100
6101
6102
6103
6104
6105
6106
6107
6108
6109
6110
6111
6112
6113
6114
6115
6116
6117
6118
6119
6120
6121
6122
6123
6124
6125
6126
6127
6128
6129
6130
6131
6132
6133
6134
6135
6136
6137
6138
6139
6140
6141
6142
6143
6144
6145
6146
6147
6148
6149
6150
6151
6152
6153
6154
6155
6156
6157
6158
6159
6160
6161
6162
6163
6164
6165
6166
6167
6168
6169
6170
6171
6172
6173
6174
6175
6176
6177
6178
6179
6180
6181
6182
6183
6184
6185
6186
6187
6188
6189
6190
6191
6192
6193
6194
6195
6196
6197
6198
6199
6200
6201
6202
6203
6204
6205
6206
6207
6208
6209
6210
6211
6212
6213
6214
6215
6216
6217
6218
6219
6220
6221
6222
6223
6224
6225
6226
6227
6228
6229
6230
6231
6232
6233
6234
6235
6236
6237
6238
6239
6240
6241
6242
6243
6244
6245
6246
6247
6248
6249
6250
6251
6252
6253
6254
6255
6256
6257
6258
6259
6260
6261
6262
6263
6264
6265
6266
6267
6268
6269
6270
6271
6272
6273
6274
6275
6276
6277
6278
6279
6280
6281
6282
6283
6284
6285
6286
6287
6288
6289
6290
6291
6292
6293
6294
6295
6296
6297
6298
6299
6300
6301
6302
6303
6304
6305
6306
6307
6308
6309
6310
6311
6312
6313
6314
6315
6316
6317
6318
6319
6320
6321
6322
6323
6324
6325
6326
6327
6328
6329
6330
6331
6332
6333
6334
6335
6336
6337
6338
6339
6340
6341
6342
6343
6344
6345
6346
6347
6348
6349
6350
6351
6352
6353
6354
6355
6356
6357
6358
6359
6360
6361
6362
6363
6364
6365
6366
6367
6368
6369
6370
6371
6372
6373
6374
6375
6376
6377
6378
6379
6380
6381
6382
6383
6384
6385
6386
6387
6388
6389
6390
6391
6392
6393
6394
6395
6396
6397
6398
6399
6400
6401
6402
6403
6404
6405
6406
6407
6408
6409
6410
6411
6412
6413
6414
6415
6416
6417
6418
6419
6420
6421
6422
6423
6424
6425
6426
6427
6428
6429
6430
6431
6432
6433
6434
6435
6436
6437
6438
6439
6440
6441
6442
6443
6444
6445
6446
6447
6448
6449
6450
6451
6452
6453
6454
6455
6456
6457
6458
6459
6460
6461
6462
6463
6464
6465
6466
6467
6468
6469
6470
6471
6472
6473
6474
6475
6476
6477
6478
6479
6480
6481
6482
6483
6484
6485
6486
6487
6488
6489
6490
6491
6492
6493
6494
6495
6496
6497
6498
6499
6500
6501
6502
6503
6504
6505
6506
6507
6508
6509
6510
6511
6512
6513
6514
6515
6516
6517
6518
6519
6520
6521
6522
6523
6524
6525
6526
6527
6528
6529
6530
6531
6532
6533
6534
6535
6536
6537
6538
6539
6540
6541
6542
6543
6544
6545
6546
6547
6548
6549
6550
6551
6552
6553
6554
6555
6556
6557
6558
6559
6560
6561
6562
6563
6564
6565
6566
6567
6568
6569
6570
6571
6572
6573
6574
6575
6576
6577
6578
6579
6580
6581
6582
6583
6584
6585
6586
6587
6588
6589
6590
6591
6592
6593
6594
6595
6596
6597
6598
6599
6600
6601
6602
6603
6604
6605
6606
6607
6608
6609
6610
6611
6612
6613
6614
6615
6616
6617
6618
6619
6620
6621
6622
6623
6624
6625
6626
6627
6628
6629
6630
6631
6632
6633
6634
6635
6636
6637
6638
6639
6640
6641
6642
6643
6644
6645
6646
6647
6648
6649
6650
6651
6652
6653
6654
6655
6656
6657
6658
6659
6660
6661
6662
6663
6664
6665
6666
6667
6668
6669
6670
6671
6672
6673
6674
6675
6676
6677
6678
6679
6680
6681
6682
6683
6684
6685
6686
6687
6688
6689
6690
6691
6692
6693
6694
6695
6696
6697
6698
6699
6700
6701
6702
6703
6704
6705
6706
6707
6708
6709
6710
6711
6712
6713
6714
6715
6716
6717
6718
6719
6720
6721
6722
6723
6724
6725
6726
6727
6728
6729
6730
6731
6732
6733
6734
6735
6736
6737
6738
6739
6740
6741
6742
6743
6744
6745
6746
6747
6748
6749
6750
6751
6752
6753
6754
6755
6756
6757
6758
6759
6760
6761
6762
6763
6764
6765
6766
6767
6768
6769
6770
6771
6772
6773
6774
6775
6776
6777
6778
6779
6780
6781
6782
6783
6784
6785
6786
6787
6788
6789
6790
6791
6792
6793
6794
6795
6796
6797
6798
6799
6800
6801
6802
6803
6804
6805
6806
6807
6808
6809
6810
6811
6812
6813
6814
6815
6816
6817
6818
6819
6820
6821
6822
6823
6824
6825
6826
6827
6828
6829
6830
6831
6832
6833
6834
6835
6836
6837
6838
6839
6840
6841
6842
6843
6844
6845
6846
6847
6848
6849
6850
6851
6852
6853
6854
6855
6856
6857
6858
6859
6860
6861
6862
6863
6864
6865
6866
6867
6868
6869
6870
6871
6872
6873
6874
6875
6876
6877
6878
6879
6880
6881
6882
6883
6884
6885
6886
6887
6888
6889
6890
6891
6892
6893
6894
6895
6896
6897
6898
6899
6900
6901
6902
6903
6904
6905
6906
6907
6908
6909
6910
6911
6912
6913
6914
6915
6916
6917
6918
6919
6920
6921
6922
6923
6924
6925
6926
6927
6928
6929
6930
6931
6932
6933
6934
6935
6936
6937
6938
6939
6940
6941
6942
6943
6944
6945
6946
6947
6948
6949
6950
6951
6952
6953
6954
6955
6956
6957
6958
6959
6960
6961
6962
6963
6964
6965
6966
6967
6968
6969
6970
6971
6972
6973
6974
6975
6976
6977
6978
6979
6980
6981
6982
6983
6984
6985
6986
6987
6988
6989
6990
6991
6992
6993
6994
6995
6996
6997
6998
6999
7000
7001
7002
7003
7004
7005
7006
7007
7008
7009
7010
7011
7012
7013
7014
7015
7016
7017
7018
7019
7020
7021
7022
7023
7024
7025
7026
7027
7028
7029
7030
7031
7032
7033
7034
7035
7036
7037
7038
7039
7040
7041
7042
7043
7044
7045
7046
7047
7048
7049
7050
7051
7052
7053
7054
7055
7056
7057
7058
7059
7060
7061
7062
7063
7064
7065
7066
7067
7068
7069
7070
7071
7072
7073
7074
7075
7076
7077
7078
7079
7080
7081
7082
7083
7084
7085
7086
7087
7088
7089
7090
7091
7092
7093
7094
7095
7096
7097
7098
7099
7100
7101
7102
7103
7104
7105
7106
7107
7108
7109
7110
7111
7112
7113
7114
7115
7116
7117
7118
7119
7120
7121
7122
7123
7124
7125
7126
7127
7128
7129
7130
7131
7132
7133
7134
7135
7136
7137
7138
7139
7140
7141
7142
7143
7144
7145
7146
7147
7148
7149
7150
7151
7152
7153
7154
7155
7156
7157
7158
7159
7160
7161
7162
7163
7164
7165
7166
7167
7168
7169
7170
7171
7172
7173
7174
7175
7176
7177
7178
7179
7180
7181
7182
7183
7184
7185
7186
7187
7188
7189
7190
7191
7192
7193
7194
7195
7196
7197
7198
7199
7200
7201
7202
7203
7204
7205
7206
7207
7208
7209
7210
7211
7212
7213
7214
7215
7216
7217
7218
7219
7220
7221
7222
7223
7224
7225
7226
7227
7228
7229
7230
7231
7232
7233
7234
7235
7236
7237
7238
7239
7240
7241
7242
7243
7244
7245
7246
7247
7248
7249
7250
7251
7252
7253
7254
7255
7256
7257
7258
7259
7260
7261
7262
7263
7264
7265
7266
7267
7268
7269
7270
7271
7272
7273
7274
7275
7276
7277
7278
7279
7280
7281
7282
7283
7284
7285
7286
7287
7288
7289
7290
7291
7292
7293
7294
7295
7296
7297
7298
7299
7300
7301
7302
7303
7304
7305
7306
7307
7308
7309
7310
7311
7312
7313
7314
7315
7316
7317
7318
7319
7320
7321
7322
7323
7324
7325
7326
7327
7328
7329
7330
7331
7332
7333
7334
7335
7336
7337
7338
7339
7340
7341
7342
7343
7344
7345
7346
7347
7348
7349
7350
7351
7352
7353
7354
7355
7356
7357
7358
7359
7360
7361
7362
7363
7364
7365
7366
7367
7368
7369
7370
7371
7372
7373
7374
7375
7376
7377
7378
7379
7380
7381
7382
7383
7384
7385
7386
7387
7388
7389
7390
7391
7392
7393
7394
7395
7396
7397
7398
7399
7400
7401
7402
7403
7404
7405
7406
7407
7408
7409
7410
7411
7412
7413
7414
7415
7416
7417
7418
7419
7420
7421
7422
7423
7424
7425
7426
7427
7428
7429
7430
7431
7432
7433
7434
7435
7436
7437
7438
7439
7440
7441
7442
7443
7444
7445
7446
7447
7448
7449
7450
7451
7452
7453
7454
7455
7456
7457
7458
7459
7460
7461
7462
7463
7464
7465
7466
7467
7468
7469
7470
7471
7472
7473
7474
7475
7476
7477
7478
7479
7480
7481
7482
7483
7484
7485
7486
7487
7488
7489
7490
7491
7492
7493
7494
7495
7496
7497
7498
7499
7500
7501
7502
7503
7504
7505
7506
7507
7508
7509
7510
7511
7512
7513
7514
7515
7516
7517
7518
7519
7520
7521
7522
7523
7524
7525
7526
7527
7528
7529
7530
7531
7532
7533
7534
7535
7536
7537
7538
7539
7540
7541
7542
7543
7544
7545
7546
7547
7548
7549
7550
7551
7552
7553
7554
7555
7556
7557
7558
7559
7560
7561
7562
7563
7564
7565
7566
7567
7568
7569
7570
7571
7572
7573
7574
7575
7576
7577
7578
7579
7580
7581
7582
7583
7584
7585
7586
7587
7588
7589
7590
7591
7592
7593
7594
7595
7596
7597
7598
7599
7600
7601
7602
7603
7604
7605
7606
7607
7608
7609
7610
7611
7612
7613
7614
7615
7616
7617
7618
7619
7620
7621
7622
7623
7624
7625
7626
7627
7628
7629
7630
7631
7632
7633
7634
7635
7636
7637
7638
7639
7640
7641
7642
7643
7644
7645
7646
7647
7648
7649
7650
7651
7652
7653
7654
7655
7656
7657
7658
7659
7660
7661
7662
7663
7664
7665
7666
7667
7668
7669
7670
7671
7672
7673
7674
7675
7676
7677
7678
7679
7680
7681
7682
7683
7684
7685
7686
7687
7688
7689
7690
7691
7692
7693
7694
7695
7696
7697
7698
7699
7700
7701
7702
7703
7704
7705
7706
7707
7708
7709
7710
7711
7712
7713
7714
7715
7716
7717
7718
7719
7720
7721
7722
7723
7724
7725
7726
7727
7728
7729
7730
7731
7732
7733
7734
7735
7736
7737
7738
7739
7740
7741
7742
7743
7744
7745
7746
7747
7748
7749
7750
7751
7752
7753
7754
7755
7756
7757
7758
7759
7760
7761
7762
7763
7764
7765
7766
7767
7768
7769
7770
7771
7772
7773
7774
7775
7776
7777
7778
7779
7780
7781
7782
7783
7784
7785
7786
7787
7788
7789
7790
7791
7792
7793
7794
7795
7796
7797
7798
7799
7800
7801
7802
7803
7804
7805
7806
7807
7808
7809
7810
7811
7812
7813
7814
7815
7816
7817
7818
7819
7820
7821
7822
7823
7824
7825
7826
7827
7828
7829
7830
7831
7832
7833
7834
7835
7836
7837
7838
7839
7840
7841
7842
7843
7844
7845
7846
7847
7848
7849
7850
7851
7852
7853
7854
7855
7856
7857
7858
7859
7860
7861
7862
7863
7864
7865
7866
7867
7868
7869
7870
7871
7872
7873
7874
7875
7876
7877
7878
7879
7880
7881
7882
7883
7884
7885
7886
7887
7888
7889
7890
7891
7892
7893
7894
7895
7896
7897
7898
7899
7900
7901
7902
7903
7904
7905
7906
7907
7908
7909
7910
7911
7912
7913
7914
7915
7916
7917
7918
7919
7920
7921
7922
7923
7924
7925
7926
7927
7928
7929
7930
7931
7932
7933
7934
7935
7936
7937
7938
7939
7940
7941
7942
7943
7944
7945
7946
7947
7948
7949
7950
7951
7952
7953
7954
7955
7956
7957
7958
7959
7960
7961
7962
7963
7964
7965
7966
7967
7968
7969
7970
7971
7972
7973
7974
7975
7976
7977
7978
7979
7980
7981
7982
7983
7984
7985
7986
7987
7988
7989
7990
7991
7992
7993
7994
7995
7996
7997
7998
7999
8000
8001
8002
8003
8004
8005
8006
8007
8008
8009
8010
8011
8012
8013
8014
8015
8016
8017
8018
8019
8020
8021
8022
8023
8024
8025
8026
8027
8028
8029
8030
8031
8032
8033
8034
8035
8036
8037
8038
8039
8040
8041
8042
8043
8044
8045
8046
8047
8048
8049
8050
8051
8052
8053
8054
8055
8056
8057
8058
8059
8060
8061
8062
8063
8064
8065
8066
8067
8068
8069
8070
8071
8072
8073
8074
8075
8076
8077
8078
8079
8080
8081
8082
8083
8084
8085
8086
8087
8088
8089
8090
8091
8092
8093
8094
8095
8096
8097
8098
8099
8100
8101
8102
8103
8104
8105
8106
8107
8108
8109
8110
8111
8112
8113
8114
8115
8116
8117
8118
8119
8120
8121
8122
8123
8124
8125
8126
8127
8128
8129
8130
8131
8132
8133
8134
8135
8136
8137
8138
8139
8140
8141
8142
8143
8144
8145
8146
8147
8148
8149
8150
8151
8152
8153
8154
8155
8156
8157
8158
8159
8160
8161
8162
8163
8164
8165
8166
8167
8168
8169
8170
8171
8172
8173
8174
8175
8176
8177
8178
8179
8180
8181
8182
8183
8184
8185
8186
8187
8188
8189
8190
8191
8192
8193
8194
8195
8196
8197
8198
8199
8200
8201
8202
8203
8204
8205
8206
8207
8208
8209
8210
8211
8212
8213
8214
8215
8216
8217
8218
8219
8220
8221
8222
8223
8224
8225
8226
8227
8228
8229
8230
8231
8232
8233
8234
8235
8236
8237
8238
8239
8240
8241
8242
8243
8244
8245
8246
8247
8248
8249
8250
8251
8252
8253
8254
8255
8256
8257
8258
8259
8260
8261
8262
8263
8264
8265
8266
8267
8268
8269
8270
8271
8272
8273
8274
8275
8276
8277
8278
8279
8280
8281
8282
8283
8284
8285
8286
8287
8288
8289
8290
8291
8292
8293
8294
8295
8296
8297
8298
8299
8300
8301
8302
8303
8304
8305
8306
8307
8308
8309
8310
8311
8312
8313
8314
8315
8316
8317
8318
8319
8320
8321
8322
8323
8324
8325
8326
8327
8328
8329
8330
8331
8332
8333
8334
8335
8336
8337
8338
8339
8340
8341
8342
8343
8344
8345
8346
8347
8348
8349
8350
8351
8352
8353
8354
8355
8356
8357
8358
8359
8360
8361
8362
8363
8364
8365
8366
8367
8368
8369
8370
8371
8372
8373
8374
8375
8376
8377
8378
8379
8380
8381
8382
8383
8384
8385
8386
8387
8388
8389
8390
8391
8392
8393
8394
8395
8396
8397
8398
8399
8400
8401
8402
8403
8404
8405
8406
8407
8408
8409
8410
8411
8412
8413
8414
8415
8416
8417
8418
8419
8420
8421
8422
8423
8424
8425
8426
8427
8428
8429
8430
8431
8432
8433
8434
8435
8436
8437
8438
8439
8440
8441
8442
8443
8444
8445
8446
8447
8448
8449
8450
8451
8452
8453
8454
8455
8456
8457
8458
8459
8460
8461
8462
8463
8464
8465
8466
8467
8468
8469
8470
8471
8472
8473
8474
8475
8476
8477
8478
8479
8480
8481
8482
8483
8484
8485
8486
8487
8488
8489
8490
8491
8492
8493
8494
8495
8496
8497
8498
8499
8500
8501
8502
8503
8504
8505
8506
8507
8508
8509
8510
8511
8512
8513
8514
8515
8516
8517
8518
8519
8520
8521
8522
8523
8524
8525
8526
8527
8528
8529
8530
8531
8532
8533
8534
8535
8536
8537
8538
8539
8540
8541
8542
8543
8544
8545
8546
8547
8548
8549
8550
8551
8552
8553
8554
8555
8556
8557
8558
8559
8560
8561
8562
8563
8564
8565
8566
8567
8568
8569
8570
8571
8572
8573
8574
8575
8576
8577
8578
8579
8580
8581
8582
8583
8584
8585
8586
8587
8588
8589
8590
8591
8592
8593
8594
8595
8596
8597
8598
8599
8600
8601
8602
8603
8604
8605
8606
8607
8608
8609
8610
8611
8612
8613
8614
8615
8616
8617
8618
8619
8620
8621
8622
8623
8624
8625
8626
8627
8628
8629
8630
8631
8632
8633
8634
8635
8636
8637
8638
8639
8640
8641
8642
8643
8644
8645
8646
8647
8648
8649
8650
8651
8652
8653
8654
8655
8656
8657
8658
8659
8660
8661
8662
8663
8664
8665
8666
8667
8668
8669
8670
8671
8672
8673
8674
8675
8676
8677
8678
8679
8680
8681
8682
8683
8684
8685
8686
8687
8688
8689
8690
8691
8692
8693
8694
8695
8696
8697
8698
8699
8700
8701
8702
8703
8704
8705
8706
8707
8708
8709
8710
8711
8712
8713
8714
8715
8716
8717
8718
8719
8720
8721
8722
8723
8724
8725
8726
8727
8728
8729
8730
8731
8732
8733
8734
8735
8736
8737
8738
8739
8740
8741
8742
8743
8744
8745
8746
8747
8748
8749
8750
8751
8752
8753
8754
8755
8756
8757
8758
8759
8760
8761
8762
8763
8764
8765
8766
8767
8768
8769
8770
8771
8772
8773
8774
8775
8776
8777
8778
8779
8780
8781
8782
8783
8784
8785
8786
8787
8788
8789
8790
8791
8792
8793
8794
8795
8796
8797
8798
8799
8800
8801
8802
8803
8804
8805
8806
8807
8808
8809
8810
8811
8812
8813
8814
8815
8816
8817
8818
8819
8820
8821
8822
8823
8824
8825
8826
8827
8828
8829
8830
8831
8832
8833
8834
8835
8836
8837
8838
8839
8840
8841
8842
8843
8844
8845
8846
8847
8848
8849
8850
8851
8852
8853
8854
8855
8856
8857
8858
8859
8860
8861
8862
8863
8864
8865
8866
8867
8868
8869
8870
8871
8872
8873
8874
8875
8876
8877
8878
8879
8880
8881
8882
8883
8884
8885
8886
8887
8888
8889
8890
8891
8892
8893
8894
8895
8896
8897
8898
8899
8900
8901
8902
8903
8904
8905
8906
8907
8908
8909
8910
8911
8912
8913
8914
8915
8916
8917
8918
8919
8920
8921
8922
8923
8924
8925
8926
8927
8928
8929
8930
8931
8932
8933
8934
8935
8936
8937
8938
8939
8940
8941
8942
8943
8944
8945
8946
8947
8948
8949
8950
8951
8952
8953
8954
8955
8956
8957
8958
8959
8960
8961
8962
8963
8964
8965
8966
8967
8968
8969
8970
8971
8972
8973
8974
8975
8976
8977
8978
8979
8980
8981
8982
8983
8984
8985
8986
8987
8988
8989
8990
8991
8992
8993
8994
8995
8996
8997
8998
8999
9000
9001
9002
9003
9004
9005
9006
9007
9008
9009
9010
9011
9012
9013
9014
9015
9016
9017
9018
9019
9020
9021
9022
9023
9024
9025
9026
9027
9028
9029
9030
9031
9032
9033
9034
9035
9036
9037
9038
9039
9040
9041
9042
9043
9044
9045
9046
9047
9048
9049
9050
9051
9052
9053
9054
9055
9056
9057
9058
9059
9060
9061
9062
9063
9064
9065
9066
9067
9068
9069
9070
9071
9072
9073
9074
9075
9076
9077
9078
9079
9080
9081
9082
9083
9084
9085
9086
9087
9088
9089
9090
9091
9092
9093
9094
9095
9096
9097
9098
9099
9100
9101
9102
9103
9104
9105
9106
9107
9108
9109
9110
9111
9112
9113
9114
9115
9116
9117
9118
9119
9120
9121
9122
9123
9124
9125
9126
9127
9128
9129
9130
9131
9132
9133
9134
9135
9136
9137
9138
9139
9140
9141
9142
9143
9144
9145
9146
9147
9148
9149
9150
9151
9152
9153
9154
9155
9156
9157
9158
9159
9160
9161
9162
9163
9164
9165
9166
9167
9168
9169
9170
9171
9172
9173
9174
9175
9176
9177
9178
9179
9180
9181
9182
9183
9184
9185
9186
9187
9188
9189
9190
9191
9192
9193
9194
9195
9196
9197
9198
9199
9200
9201
9202
9203
9204
9205
9206
9207
9208
9209
9210
9211
9212
9213
9214
9215
9216
9217
9218
9219
9220
9221
9222
9223
9224
9225
9226
9227
9228
9229
9230
9231
9232
9233
9234
9235
9236
9237
9238
9239
9240
9241
9242
9243
9244
9245
9246
9247
9248
9249
9250
9251
9252
9253
9254
9255
9256
9257
9258
9259
9260
9261
9262
9263
9264
9265
9266
9267
9268
9269
9270
9271
9272
9273
9274
9275
9276
9277
9278
9279
9280
9281
9282
9283
9284
9285
9286
9287
9288
9289
9290
9291
9292
9293
9294
9295
9296
9297
9298
9299
9300
9301
9302
9303
9304
9305
9306
9307
9308
9309
9310
9311
9312
9313
9314
9315
9316
9317
9318
9319
9320
9321
9322
9323
9324
9325
9326
9327
9328
9329
9330
9331
9332
9333
9334
9335
9336
9337
9338
9339
9340
9341
9342
9343
9344
9345
9346
9347
9348
9349
9350
9351
9352
9353
9354
9355
9356
9357
9358
9359
9360
9361
9362
9363
9364
9365
9366
9367
9368
9369
9370
9371
9372
9373
9374
9375
9376
9377
9378
9379
9380
9381
9382
9383
9384
9385
9386
9387
9388
9389
9390
9391
9392
9393
9394
9395
9396
9397
9398
9399
9400
9401
9402
9403
9404
9405
9406
9407
9408
9409
9410
9411
9412
9413
9414
9415
9416
9417
9418
9419
9420
9421
9422
9423
9424
9425
9426
9427
9428
9429
9430
9431
9432
9433
9434
9435
9436
9437
9438
9439
9440
9441
9442
9443
9444
9445
9446
9447
9448
9449
9450
9451
9452
9453
9454
9455
9456
9457
9458
9459
9460
9461
9462
9463
9464
9465
9466
9467
9468
9469
9470
9471
9472
9473
9474
9475
9476
9477
9478
9479
9480
9481
9482
9483
9484
9485
9486
9487
9488
9489
9490
9491
9492
9493
9494
9495
9496
9497
9498
9499
9500
9501
9502
9503
9504
9505
9506
9507
9508
9509
9510
9511
9512
9513
9514
9515
9516
9517
9518
9519
9520
9521
9522
9523
9524
9525
9526
9527
9528
9529
9530
9531
9532
9533
9534
9535
9536
9537
9538
9539
9540
9541
9542
9543
9544
9545
9546
9547
9548
9549
9550
9551
9552
9553
9554
9555
9556
9557
9558
9559
9560
9561
9562
9563
9564
9565
9566
9567
9568
9569
9570
9571
9572
9573
9574
9575
9576
9577
9578
9579
9580
9581
9582
9583
9584
9585
9586
9587
9588
9589
9590
9591
9592
9593
9594
9595
9596
9597
9598
9599
9600
9601
9602
9603
9604
9605
9606
9607
9608
9609
9610
9611
9612
9613
9614
9615
9616
9617
9618
9619
9620
9621
9622
9623
9624
9625
9626
9627
9628
9629
9630
9631
9632
9633
9634
9635
9636
9637
9638
9639
9640
9641
9642
9643
9644
9645
9646
9647
9648
9649
9650
9651
9652
9653
9654
9655
9656
9657
9658
9659
9660
9661
9662
9663
9664
9665
9666
9667
9668
9669
9670
9671
9672
9673
9674
9675
9676
9677
9678
9679
9680
9681
9682
9683
9684
9685
9686
9687
9688
9689
9690
9691
9692
9693
9694
9695
9696
9697
9698
9699
9700
9701
9702
9703
9704
9705
9706
9707
9708
9709
9710
9711
9712
9713
9714
9715
9716
9717
9718
9719
9720
9721
9722
9723
9724
9725
9726
9727
9728
9729
9730
9731
9732
9733
9734
9735
9736
9737
9738
9739
9740
9741
9742
9743
9744
9745
9746
9747
9748
9749
9750
9751
9752
9753
9754
9755
9756
9757
9758
9759
9760
9761
9762
9763
9764
9765
9766
9767
9768
9769
9770
9771
9772
9773
9774
9775
9776
9777
9778
9779
9780
9781
9782
9783
9784
9785
9786
9787
9788
9789
9790
9791
9792
9793
9794
9795
9796
9797
9798
9799
9800
9801
9802
9803
9804
9805
9806
9807
9808
9809
9810
9811
9812
9813
9814
9815
9816
9817
9818
9819
9820
9821
9822
9823
9824
9825
9826
9827
9828
9829
9830
9831
9832
9833
9834
9835
9836
9837
9838
9839
9840
9841
9842
9843
9844
9845
9846
9847
9848
9849
9850
9851
9852
9853
9854
9855
9856
9857
9858
9859
9860
9861
9862
9863
9864
9865
9866
9867
9868
9869
9870
9871
9872
9873
9874
9875
9876
9877
9878
9879
9880
9881
9882
9883
9884
9885
9886
9887
9888
9889
9890
9891
9892
9893
9894
9895
9896
9897
9898
9899
9900
9901
9902
9903
9904
9905
9906
9907
9908
9909
9910
9911
9912
9913
9914
9915
9916
9917
9918
9919
9920
9921
9922
9923
9924
9925
9926
9927
9928
9929
9930
9931
9932
9933
9934
9935
9936
9937
9938
9939
9940
9941
9942
9943
9944
9945
9946
9947
9948
9949
9950
9951
9952
9953
9954
9955
9956
9957
9958
9959
9960
9961
9962
9963
9964
9965
9966
9967
9968
9969
9970
9971
9972
9973
9974
9975
9976
9977
9978
9979
9980
9981
9982
9983
9984
9985
9986
9987
9988
9989
9990
9991
9992
9993
9994
9995
9996
9997
9998
9999
10000
10001
10002
10003
10004
10005
10006
10007
10008
10009
10010
10011
10012
10013
10014
10015
10016
10017
10018
10019
10020
10021
10022
10023
10024
10025
10026
10027
10028
10029
10030
10031
10032
10033
10034
10035
10036
10037
10038
10039
10040
10041
10042
10043
10044
10045
10046
10047
10048
10049
10050
10051
10052
10053
10054
10055
10056
10057
10058
10059
10060
10061
10062
10063
10064
10065
10066
10067
10068
10069
10070
10071
10072
10073
10074
10075
10076
10077
10078
10079
10080
10081
10082
10083
10084
10085
10086
10087
10088
10089
10090
10091
10092
10093
10094
10095
10096
10097
10098
10099
10100
10101
10102
10103
10104
10105
10106
10107
10108
10109
10110
10111
10112
10113
10114
10115
10116
10117
10118
10119
10120
10121
10122
10123
10124
10125
10126
10127
10128
10129
10130
10131
10132
10133
10134
10135
10136
10137
10138
10139
10140
10141
10142
10143
10144
10145
10146
10147
10148
10149
10150
10151
10152
10153
10154
10155
10156
10157
10158
10159
10160
10161
10162
10163
10164
10165
10166
10167
10168
10169
10170
10171
10172
10173
10174
10175
10176
10177
10178
10179
10180
10181
10182
10183
10184
10185
10186
10187
10188
10189
10190
10191
10192
10193
10194
10195
10196
10197
10198
10199
10200
10201
10202
10203
10204
10205
10206
10207
10208
10209
10210
10211
10212
10213
10214
10215
10216
10217
10218
10219
10220
10221
10222
10223
10224
10225
10226
10227
10228
10229
10230
10231
10232
10233
10234
10235
10236
10237
10238
10239
10240
10241
10242
10243
10244
10245
10246
10247
10248
10249
10250
10251
10252
10253
10254
10255
10256
10257
10258
10259
10260
10261
10262
10263
10264
10265
10266
10267
10268
10269
10270
10271
10272
10273
10274
10275
10276
10277
10278
10279
10280
10281
10282
10283
10284
10285
10286
10287
10288
10289
10290
10291
10292
10293
10294
10295
10296
10297
10298
10299
10300
10301
10302
10303
10304
10305
10306
10307
10308
10309
10310
10311
10312
10313
10314
10315
10316
10317
10318
10319
10320
10321
10322
10323
10324
10325
10326
10327
10328
10329
10330
10331
10332
10333
10334
10335
10336
10337
10338
10339
10340
10341
10342
10343
10344
10345
10346
10347
10348
10349
10350
10351
10352
10353
10354
10355
10356
10357
10358
10359
10360
10361
10362
10363
10364
10365
10366
10367
10368
10369
10370
10371
10372
10373
10374
10375
10376
10377
10378
10379
10380
10381
10382
10383
10384
10385
10386
10387
10388
10389
10390
10391
10392
10393
10394
10395
10396
10397
10398
10399
10400
10401
10402
10403
10404
10405
10406
10407
10408
10409
10410
10411
10412
10413
10414
10415
10416
10417
10418
10419
10420
10421
10422
10423
10424
10425
10426
10427
10428
10429
10430
10431
10432
10433
10434
10435
10436
10437
10438
10439
10440
10441
10442
10443
10444
10445
10446
10447
10448
10449
10450
10451
10452
10453
10454
10455
10456
10457
10458
10459
10460
10461
10462
10463
10464
10465
10466
10467
10468
10469
10470
10471
10472
10473
10474
10475
10476
10477
10478
10479
10480
10481
10482
10483
10484
10485
10486
10487
10488
10489
10490
10491
10492
10493
10494
10495
10496
10497
10498
10499
10500
10501
10502
10503
10504
10505
10506
10507
10508
10509
10510
10511
10512
10513
10514
10515
10516
10517
10518
10519
10520
10521
10522
10523
10524
10525
10526
10527
10528
10529
10530
10531
10532
10533
10534
10535
10536
10537
10538
10539
10540
10541
10542
10543
10544
10545
10546
10547
10548
10549
10550
10551
10552
10553
10554
10555
10556
10557
10558
10559
10560
10561
10562
10563
10564
10565
10566
10567
10568
10569
10570
10571
10572
10573
10574
10575
10576
10577
10578
10579
10580
10581
10582
10583
10584
10585
10586
10587
10588
10589
10590
10591
10592
10593
10594
10595
10596
10597
10598
10599
10600
10601
10602
10603
10604
10605
10606
10607
10608
10609
10610
10611
10612
10613
10614
10615
10616
10617
10618
10619
10620
10621
10622
10623
10624
10625
10626
10627
10628
10629
10630
10631
10632
10633
10634
10635
10636
10637
10638
10639
10640
10641
10642
10643
10644
10645
10646
10647
10648
10649
10650
10651
10652
10653
10654
10655
10656
10657
10658
10659
10660
10661
10662
10663
10664
10665
10666
10667
10668
10669
10670
10671
10672
10673
10674
10675
10676
10677
10678
10679
10680
10681
10682
10683
10684
10685
10686
10687
10688
10689
10690
10691
10692
10693
10694
10695
10696
10697
10698
10699
10700
10701
10702
10703
10704
10705
10706
10707
10708
10709
10710
10711
10712
10713
10714
10715
10716
10717
10718
10719
10720
10721
10722
10723
10724
10725
10726
10727
10728
10729
10730
10731
10732
10733
10734
10735
10736
10737
10738
10739
10740
10741
10742
10743
10744
10745
10746
10747
10748
10749
10750
10751
10752
10753
10754
10755
10756
10757
10758
10759
10760
10761
10762
10763
10764
10765
10766
10767
10768
10769
10770
10771
10772
10773
10774
10775
10776
10777
10778
10779
10780
10781
10782
10783
10784
10785
10786
10787
10788
10789
10790
10791
10792
10793
10794
10795
10796
10797
10798
10799
10800
10801
10802
10803
10804
10805
10806
10807
10808
10809
10810
10811
10812
10813
10814
10815
10816
10817
10818
10819
10820
10821
10822
10823
10824
10825
10826
10827
10828
10829
10830
10831
10832
10833
10834
10835
10836
10837
10838
10839
10840
10841
10842
10843
10844
10845
10846
10847
10848
10849
10850
10851
10852
10853
10854
10855
10856
10857
10858
10859
10860
10861
10862
10863
10864
10865
10866
10867
10868
10869
10870
10871
10872
10873
10874
10875
10876
10877
10878
10879
10880
10881
10882
10883
10884
10885
10886
10887
10888
10889
10890
10891
10892
10893
10894
10895
10896
10897
10898
10899
10900
10901
10902
10903
10904
10905
10906
10907
10908
10909
10910
10911
10912
10913
10914
10915
10916
10917
10918
10919
10920
10921
10922
10923
10924
10925
10926
10927
10928
10929
10930
10931
10932
10933
10934
10935
10936
10937
10938
10939
10940
10941
10942
10943
10944
10945
10946
10947
10948
10949
10950
10951
10952
10953
10954
10955
10956
10957
10958
10959
10960
10961
10962
10963
10964
10965
10966
10967
10968
10969
10970
10971
10972
10973
10974
10975
10976
10977
10978
10979
10980
10981
10982
10983
10984
10985
10986
10987
10988
10989
10990
10991
10992
10993
10994
10995
10996
10997
10998
10999
11000
11001
11002
11003
11004
11005
11006
11007
11008
11009
11010
11011
11012
11013
11014
11015
11016
11017
11018
11019
11020
11021
11022
11023
11024
11025
11026
11027
11028
11029
11030
11031
11032
11033
11034
11035
11036
11037
11038
11039
11040
11041
11042
11043
11044
11045
11046
11047
11048
11049
11050
11051
11052
11053
11054
11055
11056
11057
11058
11059
11060
11061
11062
11063
11064
11065
11066
11067
11068
11069
11070
11071
11072
11073
11074
11075
11076
11077
11078
11079
11080
11081
11082
11083
11084
11085
11086
11087
11088
11089
11090
11091
11092
11093
11094
11095
11096
11097
11098
11099
11100
11101
11102
11103
11104
11105
11106
11107
11108
11109
11110
11111
11112
11113
11114
11115
11116
11117
11118
11119
11120
11121
11122
11123
11124
11125
11126
11127
11128
11129
11130
11131
11132
11133
11134
11135
11136
11137
11138
11139
11140
11141
11142
11143
11144
11145
11146
11147
11148
11149
11150
11151
11152
11153
11154
11155
11156
11157
11158
11159
11160
11161
11162
11163
11164
11165
11166
11167
11168
11169
11170
11171
11172
11173
11174
11175
11176
11177
11178
11179
11180
11181
11182
11183
11184
11185
11186
11187
11188
11189
11190
11191
11192
11193
11194
11195
11196
11197
11198
11199
11200
11201
11202
11203
11204
11205
11206
11207
11208
11209
11210
11211
11212
11213
11214
11215
11216
11217
11218
11219
11220
11221
11222
11223
11224
11225
11226
11227
11228
11229
11230
11231
11232
11233
11234
11235
11236
11237
11238
11239
11240
11241
11242
11243
11244
11245
11246
11247
11248
11249
11250
11251
11252
11253
11254
11255
11256
11257
11258
11259
11260
11261
11262
11263
11264
11265
11266
11267
11268
11269
11270
11271
11272
11273
11274
11275
11276
11277
11278
11279
11280
11281
11282
11283
11284
11285
11286
11287
11288
11289
11290
11291
11292
11293
11294
11295
11296
11297
11298
11299
11300
11301
11302
11303
11304
11305
11306
11307
11308
11309
11310
11311
11312
11313
11314
11315
11316
11317
11318
11319
11320
11321
11322
11323
11324
11325
11326
11327
11328
11329
11330
11331
11332
11333
11334
11335
11336
11337
11338
11339
11340
11341
11342
11343
11344
11345
11346
11347
11348
11349
11350
11351
11352
11353
11354
11355
11356
11357
11358
11359
11360
11361
11362
11363
11364
11365
11366
11367
11368
11369
11370
11371
11372
11373
11374
11375
11376
11377
11378
11379
11380
11381
11382
11383
11384
11385
11386
11387
11388
11389
11390
11391
11392
11393
11394
11395
11396
11397
11398
11399
11400
11401
11402
11403
11404
11405
11406
11407
11408
11409
11410
11411
11412
11413
11414
11415
11416
11417
11418
11419
11420
11421
11422
11423
11424
11425
11426
11427
11428
11429
11430
11431
11432
11433
11434
11435
11436
11437
11438
11439
11440
11441
11442
11443
11444
11445
11446
11447
11448
11449
11450
11451
11452
11453
11454
11455
11456
11457
11458
11459
11460
11461
11462
11463
11464
11465
11466
11467
11468
11469
11470
11471
11472
11473
11474
11475
11476
11477
11478
11479
11480
11481
11482
11483
11484
11485
11486
11487
11488
11489
11490
11491
11492
11493
11494
11495
11496
11497
11498
11499
11500
11501
11502
11503
11504
11505
11506
11507
11508
11509
11510
11511
11512
11513
11514
11515
11516
11517
11518
11519
11520
11521
11522
11523
11524
11525
11526
11527
11528
11529
11530
11531
11532
11533
11534
11535
11536
11537
11538
11539
11540
11541
11542
11543
11544
11545
11546
11547
11548
11549
11550
11551
11552
11553
11554
11555
11556
11557
11558
11559
11560
11561
11562
11563
11564
11565
11566
11567
11568
11569
11570
11571
11572
11573
11574
11575
11576
11577
11578
11579
11580
11581
11582
11583
11584
11585
11586
11587
11588
11589
11590
11591
11592
11593
11594
11595
11596
11597
11598
11599
11600
11601
11602
11603
11604
11605
11606
11607
11608
11609
11610
11611
11612
11613
11614
11615
11616
11617
11618
11619
11620
11621
11622
11623
11624
11625
11626
11627
11628
11629
11630
11631
11632
11633
11634
11635
11636
11637
11638
11639
11640
11641
11642
11643
11644
11645
11646
11647
11648
11649
11650
11651
11652
11653
11654
11655
11656
11657
11658
11659
11660
11661
11662
11663
11664
11665
11666
11667
11668
11669
11670
11671
11672
11673
11674
11675
11676
11677
11678
11679
11680
11681
11682
11683
11684
11685
11686
11687
11688
11689
11690
11691
11692
11693
11694
11695
11696
11697
11698
11699
11700
11701
11702
11703
11704
11705
11706
11707
11708
11709
11710
11711
11712
11713
11714
11715
11716
11717
11718
11719
11720
11721
11722
11723
11724
11725
11726
11727
11728
11729
11730
11731
11732
11733
11734
11735
11736
11737
11738
11739
11740
11741
11742
11743
11744
11745
11746
11747
11748
11749
11750
11751
11752
11753
11754
11755
11756
11757
11758
11759
11760
11761
11762
11763
11764
11765
11766
11767
11768
11769
11770
11771
11772
11773
11774
11775
11776
11777
11778
11779
11780
11781
11782
11783
11784
11785
11786
11787
11788
11789
11790
11791
11792
11793
11794
11795
11796
11797
11798
11799
11800
11801
11802
11803
11804
11805
11806
11807
11808
11809
11810
11811
11812
11813
11814
11815
11816
11817
11818
11819
11820
11821
11822
11823
11824
11825
11826
11827
11828
11829
11830
11831
11832
11833
11834
11835
11836
11837
11838
11839
11840
11841
11842
11843
11844
11845
11846
11847
11848
11849
11850
11851
11852
11853
11854
11855
11856
11857
11858
11859
11860
11861
11862
11863
11864
11865
11866
11867
11868
11869
11870
11871
11872
11873
11874
11875
11876
11877
11878
11879
11880
11881
11882
11883
11884
11885
11886
11887
11888
11889
11890
11891
11892
11893
11894
11895
11896
11897
11898
11899
11900
11901
11902
11903
11904
11905
11906
11907
11908
11909
11910
11911
11912
11913
11914
11915
11916
11917
11918
11919
11920
11921
11922
11923
11924
11925
11926
11927
11928
11929
11930
11931
11932
11933
11934
11935
11936
11937
11938
11939
11940
11941
11942
11943
11944
11945
11946
11947
11948
11949
11950
11951
11952
11953
11954
11955
11956
11957
11958
11959
11960
11961
11962
11963
11964
11965
11966
11967
11968
11969
11970
11971
11972
11973
11974
11975
11976
11977
11978
11979
11980
11981
11982
11983
11984
11985
11986
11987
11988
11989
11990
11991
11992
11993
11994
11995
11996
11997
11998
11999
12000
12001
12002
12003
12004
12005
12006
12007
12008
12009
12010
12011
12012
12013
12014
12015
12016
12017
12018
12019
12020
12021
12022
12023
12024
12025
12026
12027
12028
12029
12030
12031
12032
12033
12034
12035
12036
12037
12038
12039
12040
12041
12042
12043
12044
12045
12046
12047
12048
12049
12050
12051
12052
12053
12054
12055
12056
12057
12058
12059
12060
12061
12062
12063
12064
12065
12066
12067
12068
12069
12070
12071
12072
12073
12074
12075
12076
12077
12078
12079
12080
12081
12082
12083
12084
12085
12086
12087
12088
12089
12090
12091
12092
12093
12094
12095
12096
12097
12098
12099
12100
12101
12102
12103
12104
12105
12106
12107
12108
12109
12110
12111
12112
12113
12114
12115
12116
12117
12118
12119
12120
12121
12122
12123
12124
12125
12126
12127
12128
12129
12130
12131
12132
12133
12134
12135
12136
12137
12138
12139
12140
12141
12142
12143
12144
12145
12146
12147
12148
12149
12150
12151
12152
12153
12154
12155
12156
12157
12158
12159
12160
12161
12162
12163
12164
12165
12166
12167
12168
12169
12170
12171
12172
12173
12174
12175
12176
12177
12178
12179
12180
12181
12182
12183
12184
12185
12186
12187
12188
12189
12190
12191
12192
12193
12194
12195
12196
12197
12198
12199
12200
12201
12202
12203
12204
12205
12206
12207
12208
12209
12210
12211
12212
12213
12214
12215
12216
12217
12218
12219
12220
12221
12222
12223
12224
12225
12226
12227
12228
12229
12230
12231
12232
12233
12234
12235
12236
12237
12238
12239
12240
12241
12242
12243
12244
12245
12246
12247
12248
12249
12250
12251
12252
12253
12254
12255
12256
12257
12258
12259
12260
12261
12262
12263
12264
12265
12266
12267
12268
12269
12270
12271
12272
12273
12274
12275
12276
12277
12278
12279
12280
12281
12282
12283
12284
12285
12286
12287
12288
12289
12290
12291
12292
12293
12294
12295
12296
12297
12298
12299
12300
12301
12302
12303
12304
12305
12306
12307
12308
12309
12310
12311
12312
12313
12314
12315
12316
12317
12318
12319
12320
12321
12322
12323
12324
12325
12326
12327
12328
12329
12330
12331
12332
12333
12334
12335
12336
12337
12338
12339
12340
12341
12342
12343
12344
12345
12346
12347
12348
12349
12350
12351
12352
12353
12354
12355
12356
12357
12358
12359
12360
12361
12362
12363
12364
12365
12366
12367
12368
12369
12370
12371
12372
12373
12374
12375
12376
12377
12378
12379
12380
12381
12382
12383
12384
12385
12386
12387
12388
12389
12390
12391
12392
12393
12394
12395
12396
12397
12398
12399
12400
12401
12402
12403
12404
12405
12406
12407
12408
12409
12410
12411
12412
12413
12414
12415
12416
12417
12418
12419
12420
12421
12422
12423
12424
12425
12426
12427
12428
12429
12430
12431
12432
12433
12434
12435
12436
12437
12438
12439
12440
12441
12442
12443
12444
12445
12446
12447
12448
12449
12450
12451
12452
12453
12454
12455
12456
12457
12458
12459
12460
12461
12462
12463
12464
12465
12466
12467
12468
12469
12470
12471
12472
12473
12474
12475
12476
12477
12478
12479
12480
12481
12482
12483
12484
12485
12486
12487
12488
12489
12490
12491
12492
12493
12494
12495
12496
12497
12498
12499
12500
12501
12502
12503
12504
12505
12506
12507
12508
12509
12510
12511
12512
12513
12514
12515
12516
12517
12518
12519
12520
12521
12522
12523
12524
12525
12526
12527
12528
12529
12530
12531
12532
12533
12534
12535
12536
12537
12538
12539
12540
12541
12542
12543
12544
12545
12546
12547
12548
12549
12550
12551
12552
12553
12554
12555
12556
12557
12558
12559
12560
12561
12562
12563
12564
12565
12566
12567
12568
12569
12570
12571
12572
12573
12574
12575
12576
12577
12578
12579
12580
12581
12582
12583
12584
12585
12586
12587
12588
12589
12590
12591
12592
12593
12594
12595
12596
12597
12598
12599
12600
12601
12602
12603
12604
12605
12606
12607
12608
12609
12610
12611
12612
12613
12614
12615
12616
12617
12618
12619
12620
12621
12622
12623
12624
12625
12626
12627
12628
12629
12630
12631
12632
12633
12634
12635
12636
12637
12638
12639
12640
12641
12642
12643
12644
12645
12646
12647
12648
12649
12650
12651
12652
12653
12654
12655
12656
12657
12658
12659
12660
12661
12662
12663
12664
12665
12666
12667
12668
12669
12670
12671
12672
12673
12674
12675
12676
12677
12678
12679
12680
12681
12682
12683
12684
12685
12686
12687
12688
12689
12690
12691
12692
12693
12694
12695
12696
12697
12698
12699
12700
12701
12702
12703
12704
12705
12706
12707
12708
12709
12710
12711
12712
12713
12714
12715
12716
12717
12718
12719
12720
12721
12722
12723
12724
12725
12726
12727
12728
12729
12730
12731
12732
12733
12734
12735
12736
12737
12738
12739
12740
12741
12742
12743
12744
12745
12746
12747
12748
12749
12750
12751
12752
12753
12754
12755
12756
12757
12758
12759
12760
12761
12762
12763
12764
12765
12766
12767
12768
12769
12770
12771
12772
12773
12774
12775
12776
12777
12778
12779
12780
12781
12782
12783
12784
12785
12786
12787
12788
12789
12790
12791
12792
12793
12794
12795
12796
12797
12798
12799
12800
12801
12802
12803
12804
12805
12806
12807
12808
12809
12810
12811
12812
12813
12814
12815
12816
12817
12818
12819
12820
12821
12822
12823
12824
12825
12826
12827
12828
12829
12830
12831
12832
12833
12834
12835
12836
12837
12838
12839
12840
12841
12842
12843
12844
12845
12846
12847
12848
12849
12850
12851
12852
12853
12854
12855
12856
12857
12858
12859
12860
12861
12862
12863
12864
12865
12866
12867
12868
12869
12870
12871
12872
12873
12874
12875
12876
12877
12878
12879
12880
12881
12882
12883
12884
12885
12886
12887
12888
12889
12890
12891
12892
12893
12894
12895
12896
12897
12898
12899
12900
12901
12902
12903
12904
12905
12906
12907
12908
12909
12910
12911
12912
12913
12914
12915
12916
12917
12918
12919
12920
12921
12922
12923
12924
12925
12926
12927
12928
12929
12930
12931
12932
12933
12934
12935
12936
12937
12938
12939
12940
12941
12942
12943
12944
12945
12946
12947
12948
12949
12950
12951
12952
12953
12954
12955
12956
12957
12958
12959
12960
12961
12962
12963
12964
12965
12966
12967
12968
12969
12970
12971
12972
12973
12974
12975
12976
12977
12978
12979
12980
12981
12982
12983
12984
12985
12986
12987
12988
12989
12990
12991
12992
12993
12994
12995
12996
12997
12998
12999
13000
13001
13002
13003
13004
13005
13006
13007
13008
13009
13010
13011
13012
13013
13014
13015
13016
13017
13018
13019
13020
13021
13022
13023
13024
13025
13026
13027
13028
13029
13030
13031
13032
13033
13034
13035
13036
13037
13038
13039
13040
13041
13042
13043
13044
13045
13046
13047
13048
13049
13050
13051
13052
13053
13054
13055
13056
13057
13058
13059
13060
13061
13062
13063
13064
13065
13066
13067
13068
13069
13070
13071
13072
13073
13074
13075
13076
13077
13078
13079
13080
13081
13082
13083
13084
13085
13086
13087
13088
13089
13090
13091
13092
13093
13094
13095
13096
13097
13098
13099
13100
13101
13102
13103
13104
13105
13106
13107
13108
13109
13110
13111
13112
13113
13114
13115
13116
13117
13118
13119
13120
13121
13122
13123
13124
13125
13126
13127
13128
13129
13130
13131
13132
13133
13134
13135
13136
13137
13138
13139
13140
13141
13142
13143
13144
13145
13146
13147
13148
13149
13150
13151
13152
13153
13154
13155
13156
13157
13158
13159
13160
13161
13162
13163
13164
13165
13166
13167
13168
13169
13170
13171
13172
13173
13174
13175
13176
13177
13178
13179
13180
13181
13182
13183
13184
13185
13186
13187
13188
13189
13190
13191
13192
13193
13194
13195
13196
13197
13198
13199
13200
13201
13202
13203
13204
13205
13206
13207
13208
13209
13210
13211
13212
13213
13214
13215
13216
13217
13218
13219
13220
13221
13222
13223
13224
13225
13226
13227
13228
13229
13230
13231
13232
13233
13234
13235
13236
13237
13238
13239
13240
13241
13242
13243
13244
13245
13246
13247
13248
13249
13250
13251
13252
13253
13254
13255
13256
13257
13258
13259
13260
13261
13262
13263
13264
13265
13266
13267
13268
13269
13270
13271
13272
13273
13274
13275
13276
13277
13278
13279
13280
13281
13282
13283
13284
13285
13286
13287
13288
13289
13290
13291
13292
13293
13294
13295
13296
13297
13298
13299
13300
13301
13302
13303
13304
13305
13306
13307
13308
13309
13310
13311
13312
13313
13314
13315
13316
13317
13318
13319
13320
13321
13322
13323
13324
13325
13326
13327
13328
13329
13330
13331
13332
13333
13334
13335
13336
13337
13338
13339
13340
13341
13342
13343
13344
13345
13346
13347
13348
13349
13350
13351
13352
13353
13354
13355
13356
13357
13358
13359
13360
13361
13362
13363
13364
13365
13366
13367
13368
13369
13370
13371
13372
13373
13374
13375
13376
13377
13378
13379
13380
13381
13382
13383
13384
13385
13386
13387
13388
13389
13390
13391
13392
13393
13394
13395
13396
13397
13398
13399
13400
13401
13402
13403
13404
13405
13406
13407
13408
13409
13410
13411
13412
13413
13414
13415
13416
13417
13418
13419
13420
13421
13422
13423
13424
13425
13426
13427
13428
13429
13430
13431
13432
13433
13434
13435
13436
13437
13438
13439
13440
13441
13442
13443
13444
13445
13446
13447
13448
13449
13450
13451
13452
13453
13454
13455
13456
13457
13458
13459
13460
13461
13462
13463
13464
13465
13466
13467
13468
13469
13470
13471
13472
13473
13474
13475
13476
13477
13478
13479
13480
13481
13482
13483
13484
13485
13486
13487
13488
13489
13490
13491
13492
13493
13494
13495
13496
13497
13498
13499
13500
13501
13502
13503
13504
13505
13506
13507
13508
13509
13510
13511
13512
13513
13514
13515
13516
13517
13518
13519
13520
13521
13522
13523
13524
13525
13526
13527
13528
13529
13530
13531
13532
13533
13534
13535
13536
13537
13538
13539
13540
13541
13542
13543
13544
13545
13546
13547
13548
13549
13550
13551
13552
13553
13554
13555
13556
13557
13558
13559
13560
13561
13562
13563
13564
13565
13566
13567
13568
13569
13570
13571
13572
13573
13574
13575
13576
13577
13578
13579
13580
13581
13582
13583
13584
13585
13586
13587
13588
13589
13590
13591
13592
13593
13594
13595
13596
13597
13598
13599
13600
13601
13602
13603
13604
13605
13606
13607
13608
13609
13610
13611
13612
13613
13614
13615
13616
13617
13618
13619
13620
13621
13622
13623
13624
13625
13626
13627
13628
13629
13630
13631
13632
13633
13634
13635
13636
13637
13638
13639
13640
13641
13642
13643
13644
13645
13646
13647
13648
13649
13650
13651
13652
13653
13654
13655
13656
13657
13658
13659
13660
13661
13662
13663
13664
13665
13666
13667
13668
13669
13670
13671
13672
13673
13674
13675
13676
13677
13678
13679
13680
13681
13682
13683
13684
13685
13686
13687
13688
13689
13690
13691
13692
13693
13694
13695
13696
13697
13698
13699
13700
13701
13702
13703
13704
13705
13706
13707
13708
13709
13710
13711
13712
13713
13714
13715
13716
13717
13718
13719
13720
13721
13722
13723
13724
13725
13726
13727
13728
13729
13730
13731
13732
13733
13734
13735
13736
13737
13738
13739
13740
13741
13742
13743
13744
13745
13746
13747
13748
13749
13750
13751
13752
13753
13754
13755
13756
13757
13758
13759
13760
13761
13762
13763
13764
13765
13766
13767
13768
13769
13770
13771
13772
13773
13774
13775
13776
13777
13778
13779
13780
13781
13782
13783
13784
13785
13786
13787
13788
13789
13790
13791
13792
13793
13794
13795
13796
13797
13798
13799
13800
13801
13802
13803
13804
13805
13806
13807
13808
13809
13810
13811
13812
13813
13814
13815
13816
13817
13818
13819
13820
13821
13822
13823
13824
13825
13826
13827
13828
13829
13830
13831
13832
13833
13834
13835
13836
13837
13838
13839
13840
13841
13842
13843
13844
13845
13846
13847
13848
13849
13850
13851
13852
13853
13854
13855
13856
13857
13858
13859
13860
13861
13862
13863
13864
13865
13866
13867
13868
13869
13870
13871
13872
13873
13874
13875
13876
13877
13878
13879
13880
13881
13882
13883
13884
13885
13886
13887
13888
13889
13890
13891
13892
13893
13894
13895
13896
13897
13898
13899
13900
13901
13902
13903
13904
13905
13906
13907
13908
13909
13910
13911
13912
13913
13914
13915
13916
13917
13918
13919
13920
13921
13922
13923
13924
13925
13926
13927
13928
13929
13930
13931
13932
13933
13934
13935
13936
13937
13938
13939
13940
13941
13942
13943
13944
13945
13946
13947
13948
13949
13950
13951
13952
13953
13954
13955
13956
13957
13958
13959
13960
13961
13962
13963
13964
13965
13966
13967
13968
13969
13970
13971
13972
13973
13974
13975
13976
13977
13978
13979
13980
13981
13982
13983
13984
13985
13986
13987
13988
13989
13990
13991
13992
13993
13994
13995
13996
13997
13998
13999
14000
14001
14002
14003
14004
14005
14006
14007
14008
14009
14010
14011
14012
14013
14014
14015
14016
14017
14018
14019
14020
14021
14022
14023
14024
14025
14026
14027
14028
14029
14030
14031
14032
14033
14034
14035
14036
14037
14038
14039
14040
14041
14042
14043
14044
14045
14046
14047
14048
14049
14050
14051
14052
14053
14054
14055
14056
14057
14058
14059
14060
14061
14062
14063
14064
14065
14066
14067
14068
14069
14070
14071
14072
14073
14074
14075
14076
14077
14078
14079
14080
14081
14082
14083
14084
14085
14086
14087
14088
14089
14090
14091
14092
14093
14094
14095
14096
14097
14098
14099
14100
14101
14102
14103
14104
14105
14106
14107
14108
14109
14110
14111
14112
14113
14114
14115
14116
14117
14118
14119
14120
14121
14122
14123
14124
14125
14126
14127
14128
14129
14130
14131
14132
14133
14134
14135
14136
14137
14138
14139
14140
14141
14142
14143
14144
14145
14146
14147
14148
14149
14150
14151
14152
14153
14154
14155
14156
14157
14158
14159
14160
14161
14162
14163
14164
14165
14166
14167
14168
14169
14170
14171
14172
14173
14174
14175
14176
14177
14178
14179
14180
14181
14182
14183
14184
14185
14186
14187
14188
14189
14190
14191
14192
14193
14194
14195
14196
14197
14198
14199
14200
14201
14202
14203
14204
14205
14206
14207
14208
14209
14210
14211
14212
14213
14214
14215
14216
14217
14218
14219
14220
14221
14222
14223
14224
14225
14226
14227
14228
14229
14230
14231
14232
14233
14234
14235
14236
14237
14238
14239
14240
14241
14242
14243
14244
14245
14246
14247
14248
14249
14250
14251
14252
14253
14254
14255
14256
14257
14258
14259
14260
14261
14262
14263
14264
14265
14266
14267
14268
14269
14270
14271
14272
14273
14274
14275
14276
14277
14278
14279
14280
14281
14282
14283
14284
14285
14286
14287
14288
14289
14290
14291
14292
14293
14294
14295
14296
14297
14298
14299
14300
14301
14302
14303
14304
14305
14306
14307
14308
14309
14310
14311
14312
14313
14314
14315
14316
14317
14318
14319
14320
14321
14322
14323
14324
14325
14326
14327
14328
14329
14330
14331
14332
14333
14334
14335
14336
14337
14338
14339
14340
14341
14342
14343
14344
14345
14346
14347
14348
14349
14350
14351
14352
14353
14354
14355
14356
14357
14358
14359
14360
14361
14362
14363
14364
14365
14366
14367
14368
14369
14370
14371
14372
14373
14374
14375
14376
14377
14378
14379
14380
14381
14382
14383
14384
14385
14386
14387
14388
14389
14390
14391
14392
14393
14394
14395
14396
14397
14398
14399
14400
14401
14402
14403
14404
14405
14406
14407
14408
14409
14410
14411
14412
14413
14414
14415
14416
14417
14418
14419
14420
14421
14422
14423
14424
14425
14426
14427
14428
14429
14430
14431
14432
14433
14434
14435
14436
14437
14438
14439
14440
14441
14442
14443
14444
14445
14446
14447
14448
14449
14450
14451
14452
14453
14454
14455
14456
14457
14458
14459
14460
14461
14462
14463
14464
14465
14466
14467
14468
14469
14470
14471
14472
14473
14474
14475
14476
14477
14478
14479
14480
14481
14482
14483
14484
14485
14486
14487
14488
14489
14490
14491
14492
14493
14494
14495
14496
14497
14498
14499
14500
14501
14502
14503
14504
14505
14506
14507
14508
14509
14510
14511
14512
14513
14514
14515
14516
14517
14518
14519
14520
14521
14522
14523
14524
14525
14526
14527
14528
14529
14530
14531
14532
14533
14534
14535
14536
14537
14538
14539
14540
14541
14542
14543
14544
14545
14546
14547
14548
14549
14550
14551
14552
14553
14554
14555
14556
14557
14558
14559
14560
14561
14562
14563
14564
14565
14566
14567
14568
14569
14570
14571
14572
14573
14574
14575
14576
14577
14578
14579
14580
14581
14582
14583
14584
14585
14586
14587
14588
14589
14590
14591
14592
14593
14594
14595
14596
14597
14598
14599
14600
14601
14602
14603
14604
14605
14606
14607
14608
14609
14610
14611
14612
14613
14614
14615
14616
14617
14618
14619
14620
14621
14622
14623
14624
14625
14626
14627
14628
14629
14630
14631
14632
14633
14634
14635
14636
14637
14638
14639
14640
14641
14642
14643
14644
14645
14646
14647
14648
14649
14650
14651
14652
14653
14654
14655
14656
14657
14658
14659
14660
14661
14662
14663
14664
14665
14666
14667
14668
14669
14670
14671
14672
14673
14674
14675
14676
14677
14678
14679
14680
14681
14682
14683
14684
14685
14686
14687
14688
14689
14690
14691
14692
14693
14694
14695
14696
14697
14698
14699
14700
14701
14702
14703
14704
14705
14706
14707
14708
14709
14710
14711
14712
14713
14714
14715
14716
14717
14718
14719
14720
14721
14722
14723
14724
14725
14726
14727
14728
14729
14730
14731
14732
14733
14734
14735
14736
14737
14738
14739
14740
14741
14742
14743
14744
14745
14746
14747
14748
14749
14750
14751
14752
14753
14754
14755
14756
14757
14758
14759
14760
14761
14762
14763
14764
14765
14766
14767
14768
14769
14770
14771
14772
14773
14774
14775
14776
14777
14778
14779
14780
14781
14782
14783
14784
14785
14786
14787
14788
14789
14790
14791
14792
14793
14794
14795
14796
14797
14798
14799
14800
14801
14802
14803
14804
14805
14806
14807
14808
14809
14810
14811
14812
14813
14814
14815
14816
14817
14818
14819
14820
14821
14822
14823
14824
14825
14826
14827
14828
14829
14830
14831
14832
14833
14834
14835
14836
14837
14838
14839
14840
14841
14842
14843
14844
14845
14846
14847
14848
14849
14850
14851
14852
14853
14854
14855
14856
14857
14858
14859
14860
14861
14862
14863
14864
14865
14866
14867
14868
14869
14870
14871
14872
14873
14874
14875
14876
14877
14878
14879
14880
14881
14882
14883
14884
14885
14886
14887
14888
14889
14890
14891
14892
14893
14894
14895
14896
14897
14898
14899
14900
14901
14902
14903
14904
14905
14906
14907
14908
14909
14910
14911
14912
14913
14914
14915
14916
14917
14918
14919
14920
14921
14922
14923
14924
14925
14926
14927
14928
14929
14930
14931
14932
14933
14934
14935
14936
14937
14938
14939
14940
14941
14942
14943
14944
14945
14946
14947
14948
14949
14950
14951
14952
14953
14954
14955
14956
14957
14958
14959
14960
14961
14962
14963
14964
14965
14966
14967
14968
14969
14970
14971
14972
14973
14974
14975
14976
14977
14978
14979
14980
14981
14982
14983
14984
14985
14986
14987
14988
14989
14990
14991
14992
14993
14994
14995
14996
14997
14998
14999
15000
15001
15002
15003
15004
15005
15006
15007
15008
15009
15010
15011
15012
15013
15014
15015
15016
15017
15018
15019
15020
15021
15022
15023
15024
15025
15026
15027
15028
15029
15030
15031
15032
15033
15034
15035
15036
15037
15038
15039
15040
15041
15042
15043
15044
15045
15046
15047
15048
15049
15050
15051
15052
15053
15054
15055
15056
15057
15058
15059
15060
15061
15062
15063
15064
15065
15066
15067
15068
15069
15070
15071
15072
15073
15074
15075
15076
15077
15078
15079
15080
15081
15082
15083
15084
15085
15086
15087
15088
15089
15090
15091
15092
15093
15094
15095
15096
15097
15098
15099
15100
15101
15102
15103
15104
15105
15106
15107
15108
15109
15110
15111
15112
15113
15114
15115
15116
15117
15118
15119
15120
15121
15122
15123
15124
15125
15126
15127
15128
15129
15130
15131
15132
15133
15134
15135
15136
15137
15138
15139
15140
15141
15142
15143
15144
15145
15146
15147
15148
15149
15150
15151
15152
15153
15154
15155
15156
15157
15158
15159
15160
15161
15162
15163
15164
15165
15166
15167
15168
15169
15170
15171
15172
15173
15174
15175
15176
15177
15178
15179
15180
15181
15182
15183
15184
15185
15186
15187
15188
15189
15190
15191
15192
15193
15194
15195
15196
15197
15198
15199
15200
15201
15202
15203
15204
15205
15206
15207
15208
15209
15210
15211
15212
15213
15214
15215
15216
15217
15218
15219
15220
15221
15222
15223
15224
15225
15226
15227
15228
15229
15230
15231
15232
15233
15234
15235
15236
15237
15238
15239
15240
15241
15242
15243
15244
15245
15246
15247
15248
15249
15250
15251
15252
15253
15254
15255
15256
15257
15258
15259
15260
15261
15262
15263
15264
15265
15266
15267
15268
15269
15270
15271
15272
15273
15274
15275
15276
15277
15278
15279
15280
15281
15282
15283
15284
15285
15286
15287
15288
15289
15290
15291
15292
15293
15294
15295
15296
15297
15298
15299
15300
15301
15302
15303
15304
15305
15306
15307
15308
15309
15310
15311
15312
15313
15314
15315
15316
15317
15318
15319
15320
15321
15322
15323
15324
15325
15326
15327
15328
15329
15330
15331
15332
15333
15334
15335
15336
15337
15338
15339
15340
15341
15342
15343
15344
15345
15346
15347
15348
15349
15350
15351
15352
15353
15354
15355
15356
15357
15358
15359
15360
15361
15362
15363
15364
15365
15366
15367
15368
15369
15370
15371
15372
15373
15374
15375
15376
15377
15378
15379
15380
15381
15382
15383
15384
15385
15386
15387
15388
15389
15390
15391
15392
15393
15394
15395
15396
15397
15398
15399
15400
15401
15402
15403
15404
15405
15406
15407
15408
15409
15410
15411
15412
15413
15414
15415
15416
15417
15418
15419
15420
15421
15422
15423
15424
15425
15426
15427
15428
15429
15430
15431
15432
15433
15434
15435
15436
15437
15438
15439
15440
15441
15442
15443
15444
15445
15446
15447
15448
15449
15450
15451
15452
15453
15454
15455
15456
15457
15458
15459
15460
15461
15462
15463
15464
15465
15466
15467
15468
15469
15470
15471
15472
15473
15474
15475
15476
15477
15478
15479
15480
15481
15482
15483
15484
15485
15486
15487
15488
15489
15490
15491
15492
15493
15494
15495
15496
15497
15498
15499
15500
15501
15502
15503
15504
15505
15506
15507
15508
15509
15510
15511
15512
15513
15514
15515
15516
15517
15518
15519
15520
15521
15522
15523
15524
15525
15526
15527
15528
15529
15530
15531
15532
15533
15534
15535
15536
15537
15538
15539
15540
15541
15542
15543
15544
15545
15546
15547
15548
15549
15550
15551
15552
15553
15554
15555
15556
15557
15558
15559
15560
15561
15562
15563
15564
15565
15566
15567
15568
15569
15570
15571
15572
15573
15574
15575
15576
15577
15578
15579
15580
15581
15582
15583
15584
15585
15586
15587
15588
15589
15590
15591
15592
15593
15594
15595
15596
15597
15598
15599
15600
15601
15602
15603
15604
15605
15606
15607
15608
15609
15610
15611
15612
15613
15614
15615
15616
15617
15618
15619
15620
15621
15622
15623
15624
15625
15626
15627
15628
15629
15630
15631
15632
15633
15634
15635
15636
15637
15638
15639
15640
15641
15642
15643
15644
15645
15646
15647
15648
15649
15650
15651
15652
15653
15654
15655
15656
15657
15658
15659
15660
15661
15662
15663
15664
15665
15666
15667
15668
15669
15670
15671
15672
15673
15674
15675
15676
15677
15678
15679
15680
15681
15682
15683
15684
15685
15686
15687
15688
15689
15690
15691
15692
15693
15694
15695
15696
15697
15698
15699
15700
15701
15702
15703
15704
15705
15706
15707
15708
15709
15710
15711
15712
15713
15714
15715
15716
15717
15718
15719
15720
15721
15722
15723
15724
15725
15726
15727
15728
15729
15730
15731
15732
15733
15734
15735
15736
15737
15738
15739
15740
15741
15742
15743
15744
15745
15746
15747
15748
15749
15750
15751
15752
15753
15754
15755
15756
15757
15758
15759
15760
15761
15762
15763
15764
15765
15766
15767
15768
15769
15770
15771
15772
15773
15774
15775
15776
15777
15778
15779
15780
15781
15782
15783
15784
15785
15786
15787
15788
15789
15790
15791
15792
15793
15794
15795
15796
15797
15798
15799
15800
15801
15802
15803
15804
15805
15806
15807
15808
15809
15810
15811
15812
15813
15814
15815
15816
15817
15818
15819
15820
15821
15822
15823
15824
15825
15826
15827
15828
15829
15830
15831
15832
15833
15834
15835
15836
15837
15838
15839
15840
15841
15842
15843
15844
15845
15846
15847
15848
15849
15850
15851
15852
15853
15854
15855
15856
15857
15858
15859
15860
15861
15862
15863
15864
15865
15866
15867
15868
15869
15870
15871
15872
15873
15874
15875
15876
15877
15878
15879
15880
15881
15882
15883
15884
15885
15886
15887
15888
15889
15890
15891
15892
15893
15894
15895
15896
15897
15898
15899
15900
15901
15902
15903
15904
15905
15906
15907
15908
15909
15910
15911
15912
15913
15914
15915
15916
15917
15918
15919
15920
15921
15922
15923
15924
15925
15926
15927
15928
15929
15930
15931
15932
15933
15934
15935
15936
15937
15938
15939
15940
15941
15942
15943
15944
15945
15946
15947
15948
15949
15950
15951
15952
15953
15954
15955
15956
15957
15958
15959
15960
15961
15962
15963
15964
15965
15966
15967
15968
15969
15970
15971
15972
15973
15974
15975
15976
15977
15978
15979
15980
15981
15982
15983
15984
15985
15986
15987
15988
15989
15990
15991
15992
15993
15994
15995
15996
15997
15998
15999
16000
16001
16002
16003
16004
16005
16006
16007
16008
16009
16010
16011
16012
16013
16014
16015
16016
16017
16018
16019
16020
16021
16022
16023
16024
16025
16026
16027
16028
16029
16030
16031
16032
16033
16034
16035
16036
16037
16038
16039
16040
16041
16042
16043
16044
16045
16046
16047
16048
16049
16050
16051
16052
16053
16054
16055
16056
16057
16058
16059
16060
16061
16062
16063
16064
16065
16066
16067
16068
16069
16070
16071
16072
16073
16074
16075
16076
16077
16078
16079
16080
16081
16082
16083
16084
16085
16086
16087
16088
16089
16090
16091
16092
16093
16094
16095
16096
16097
16098
16099
16100
16101
16102
16103
16104
16105
16106
16107
16108
16109
16110
16111
16112
16113
16114
16115
16116
16117
16118
16119
16120
16121
16122
16123
16124
16125
16126
16127
16128
16129
16130
16131
16132
16133
16134
16135
16136
16137
16138
16139
16140
16141
16142
16143
16144
16145
16146
16147
16148
16149
16150
16151
16152
16153
16154
16155
16156
16157
16158
16159
16160
16161
16162
16163
16164
16165
16166
16167
16168
16169
16170
16171
16172
16173
16174
16175
16176
16177
16178
16179
16180
16181
16182
16183
16184
16185
16186
16187
16188
16189
16190
16191
16192
16193
16194
16195
16196
16197
16198
16199
16200
16201
16202
16203
16204
16205
16206
16207
16208
16209
16210
16211
16212
16213
16214
16215
16216
16217
16218
16219
16220
16221
16222
16223
16224
16225
16226
16227
16228
16229
16230
16231
16232
16233
16234
16235
16236
16237
16238
16239
16240
16241
16242
16243
16244
16245
16246
16247
16248
16249
16250
16251
16252
16253
16254
16255
16256
16257
16258
16259
16260
16261
16262
16263
16264
16265
16266
16267
16268
16269
16270
16271
16272
16273
16274
16275
16276
16277
16278
16279
16280
16281
16282
16283
16284
16285
16286
16287
16288
16289
16290
16291
16292
16293
16294
16295
16296
16297
16298
16299
16300
16301
16302
16303
16304
16305
16306
16307
16308
16309
16310
16311
16312
16313
16314
16315
16316
16317
16318
16319
16320
16321
16322
16323
16324
16325
16326
16327
16328
16329
16330
16331
16332
16333
16334
16335
16336
16337
16338
16339
16340
16341
16342
16343
16344
16345
16346
16347
16348
16349
16350
16351
16352
16353
16354
16355
16356
16357
16358
16359
16360
16361
16362
16363
16364
16365
16366
16367
16368
16369
16370
16371
16372
16373
16374
16375
16376
16377
16378
16379
16380
16381
16382
16383
16384
16385
16386
16387
16388
16389
16390
16391
16392
16393
16394
16395
16396
16397
16398
16399
16400
16401
16402
16403
16404
16405
16406
16407
16408
16409
16410
16411
16412
16413
16414
16415
16416
16417
16418
16419
16420
16421
16422
16423
16424
16425
16426
16427
16428
16429
16430
16431
16432
16433
16434
16435
16436
16437
16438
16439
16440
16441
16442
16443
16444
16445
16446
16447
16448
16449
16450
16451
16452
16453
16454
16455
16456
16457
16458
16459
16460
16461
16462
16463
16464
16465
16466
16467
16468
16469
16470
16471
16472
16473
16474
16475
16476
16477
16478
16479
16480
16481
16482
16483
16484
16485
16486
16487
16488
16489
16490
16491
16492
16493
16494
16495
16496
16497
16498
16499
16500
16501
16502
16503
16504
16505
16506
16507
16508
16509
16510
16511
16512
16513
16514
16515
16516
16517
16518
16519
16520
16521
16522
16523
16524
16525
16526
16527
16528
16529
16530
16531
16532
16533
16534
16535
16536
16537
16538
16539
16540
16541
16542
16543
16544
16545
16546
16547
16548
16549
16550
16551
16552
16553
16554
16555
16556
16557
16558
16559
16560
16561
16562
16563
16564
16565
16566
16567
16568
16569
16570
16571
16572
16573
16574
16575
16576
16577
16578
16579
16580
16581
16582
16583
16584
16585
16586
16587
16588
16589
16590
16591
16592
16593
16594
16595
16596
16597
16598
16599
16600
16601
16602
16603
16604
16605
16606
16607
16608
16609
16610
16611
16612
16613
16614
16615
16616
16617
16618
16619
16620
16621
16622
16623
16624
16625
16626
16627
16628
16629
16630
16631
16632
16633
16634
16635
16636
16637
16638
16639
16640
16641
16642
16643
16644
16645
16646
16647
16648
16649
16650
16651
16652
16653
16654
16655
16656
16657
16658
16659
16660
16661
16662
16663
16664
16665
16666
16667
16668
16669
16670
16671
16672
16673
16674
16675
16676
16677
16678
16679
16680
16681
16682
16683
16684
16685
16686
16687
16688
16689
16690
16691
16692
16693
16694
16695
16696
16697
16698
16699
16700
16701
16702
16703
16704
16705
16706
16707
16708
16709
16710
16711
16712
16713
16714
16715
16716
16717
16718
16719
16720
16721
16722
16723
16724
16725
16726
16727
16728
16729
16730
16731
16732
16733
16734
16735
16736
16737
16738
16739
16740
16741
16742
16743
16744
16745
16746
16747
16748
16749
16750
16751
16752
16753
16754
16755
16756
16757
16758
16759
16760
16761
16762
16763
16764
16765
16766
16767
16768
16769
16770
16771
16772
16773
16774
16775
16776
16777
16778
16779
16780
16781
16782
16783
16784
16785
16786
16787
16788
16789
16790
16791
16792
16793
16794
16795
16796
16797
16798
16799
16800
16801
16802
16803
16804
16805
16806
16807
16808
16809
16810
16811
16812
16813
16814
16815
16816
16817
16818
16819
16820
16821
16822
16823
16824
16825
16826
16827
16828
16829
16830
16831
16832
16833
16834
16835
16836
16837
16838
16839
16840
16841
16842
16843
16844
16845
16846
16847
16848
16849
16850
16851
16852
16853
16854
16855
16856
16857
16858
16859
16860
16861
16862
16863
16864
16865
16866
16867
16868
16869
16870
16871
16872
16873
16874
16875
16876
16877
16878
16879
16880
16881
16882
16883
16884
16885
16886
16887
16888
16889
16890
16891
16892
16893
16894
16895
16896
16897
16898
16899
16900
16901
16902
16903
16904
16905
16906
16907
16908
16909
16910
16911
16912
16913
16914
16915
16916
16917
16918
16919
16920
16921
16922
16923
16924
16925
16926
16927
16928
16929
16930
16931
16932
16933
16934
16935
16936
16937
16938
16939
16940
16941
16942
16943
16944
16945
16946
16947
16948
16949
16950
16951
16952
16953
16954
16955
16956
16957
16958
16959
16960
16961
16962
16963
16964
16965
16966
16967
16968
16969
16970
16971
16972
16973
16974
16975
16976
16977
16978
16979
16980
16981
16982
16983
16984
16985
16986
16987
16988
16989
16990
16991
16992
16993
16994
16995
16996
16997
16998
16999
17000
17001
17002
17003
17004
17005
17006
17007
17008
17009
17010
17011
17012
17013
17014
17015
17016
17017
17018
17019
17020
17021
17022
17023
17024
17025
17026
17027
17028
17029
17030
17031
17032
17033
17034
17035
17036
17037
17038
17039
17040
17041
17042
17043
17044
17045
17046
17047
17048
17049
17050
17051
17052
17053
17054
17055
17056
17057
17058
17059
17060
17061
17062
17063
17064
17065
17066
17067
17068
17069
17070
17071
17072
17073
17074
17075
17076
17077
17078
17079
17080
17081
17082
17083
17084
17085
17086
17087
17088
17089
17090
17091
17092
17093
17094
17095
17096
17097
17098
17099
17100
17101
17102
17103
17104
17105
17106
17107
17108
17109
17110
17111
17112
17113
17114
17115
17116
17117
17118
17119
17120
17121
17122
17123
17124
17125
17126
17127
17128
17129
17130
17131
17132
17133
17134
17135
17136
17137
17138
17139
17140
17141
17142
17143
17144
17145
17146
17147
17148
17149
17150
17151
17152
17153
17154
17155
17156
17157
17158
17159
17160
17161
17162
17163
17164
17165
17166
17167
17168
17169
17170
17171
17172
17173
17174
17175
17176
17177
17178
17179
17180
17181
17182
17183
17184
17185
17186
17187
17188
17189
17190
17191
17192
17193
17194
17195
17196
17197
17198
17199
17200
17201
17202
17203
17204
17205
17206
17207
17208
17209
17210
17211
17212
17213
17214
17215
17216
17217
17218
17219
17220
17221
17222
17223
17224
17225
17226
17227
17228
17229
17230
17231
17232
17233
17234
17235
17236
17237
17238
17239
17240
17241
17242
17243
17244
17245
17246
17247
17248
17249
17250
17251
17252
17253
17254
17255
17256
17257
17258
17259
17260
17261
17262
17263
17264
17265
17266
17267
17268
17269
17270
17271
17272
17273
17274
17275
17276
17277
17278
17279
17280
17281
17282
17283
17284
17285
17286
17287
17288
17289
17290
17291
17292
17293
17294
17295
17296
17297
17298
17299
17300
17301
17302
17303
17304
17305
17306
17307
17308
17309
17310
17311
17312
17313
17314
17315
17316
17317
17318
17319
17320
17321
17322
17323
17324
17325
17326
17327
17328
17329
17330
17331
17332
17333
17334
17335
17336
17337
17338
17339
17340
17341
17342
17343
17344
17345
17346
17347
17348
17349
17350
17351
17352
17353
17354
17355
17356
17357
17358
17359
17360
17361
17362
17363
17364
17365
17366
17367
17368
17369
17370
17371
17372
17373
17374
17375
17376
17377
17378
17379
17380
17381
17382
17383
17384
17385
17386
17387
17388
17389
17390
17391
17392
17393
17394
17395
17396
17397
17398
17399
17400
17401
17402
17403
17404
17405
17406
17407
17408
17409
17410
17411
17412
17413
17414
17415
17416
17417
17418
17419
17420
17421
17422
17423
17424
17425
17426
17427
17428
17429
17430
17431
17432
17433
17434
17435
17436
17437
17438
17439
17440
17441
17442
17443
17444
17445
17446
17447
17448
17449
17450
17451
17452
17453
17454
17455
17456
17457
17458
17459
17460
17461
17462
17463
17464
17465
17466
17467
17468
17469
17470
17471
17472
17473
17474
17475
17476
17477
17478
17479
17480
17481
17482
17483
17484
17485
17486
17487
17488
17489
17490
17491
17492
17493
17494
17495
17496
17497
17498
17499
17500
17501
17502
17503
17504
17505
17506
17507
17508
17509
17510
17511
17512
17513
17514
17515
17516
17517
17518
17519
17520
17521
17522
17523
17524
17525
17526
17527
17528
17529
17530
17531
17532
17533
17534
17535
17536
17537
17538
17539
17540
17541
17542
17543
17544
17545
17546
17547
17548
17549
17550
17551
17552
17553
17554
17555
17556
17557
17558
17559
17560
17561
17562
17563
17564
17565
17566
17567
17568
17569
17570
17571
17572
17573
17574
17575
17576
17577
17578
17579
17580
17581
17582
17583
17584
17585
17586
17587
17588
17589
17590
17591
17592
17593
17594
17595
17596
17597
17598
17599
17600
17601
17602
17603
17604
17605
17606
17607
17608
17609
17610
17611
17612
17613
17614
17615
17616
17617
17618
17619
17620
17621
17622
17623
17624
17625
17626
17627
17628
17629
17630
17631
17632
17633
17634
17635
17636
17637
17638
17639
17640
17641
17642
17643
17644
17645
17646
17647
17648
17649
17650
17651
17652
17653
17654
17655
17656
17657
17658
17659
17660
17661
17662
17663
17664
17665
17666
17667
17668
17669
17670
17671
17672
17673
17674
17675
17676
17677
17678
17679
17680
17681
17682
17683
17684
17685
17686
17687
17688
17689
17690
17691
17692
17693
17694
17695
17696
17697
17698
17699
17700
17701
17702
17703
17704
17705
17706
17707
17708
17709
17710
17711
17712
17713
17714
17715
17716
17717
17718
17719
17720
17721
17722
17723
17724
17725
17726
17727
17728
17729
17730
17731
17732
17733
17734
17735
17736
17737
17738
17739
17740
17741
17742
17743
17744
17745
17746
17747
17748
17749
17750
17751
17752
17753
17754
17755
17756
17757
17758
17759
17760
17761
17762
17763
17764
17765
17766
17767
17768
17769
17770
17771
17772
17773
17774
17775
17776
17777
17778
17779
17780
17781
17782
17783
17784
17785
17786
17787
17788
17789
17790
17791
17792
17793
17794
17795
17796
17797
17798
17799
17800
17801
17802
17803
17804
17805
17806
17807
17808
17809
17810
17811
17812
17813
17814
17815
17816
17817
17818
17819
17820
17821
17822
17823
17824
17825
17826
17827
17828
17829
17830
17831
17832
17833
17834
17835
17836
17837
17838
17839
17840
17841
17842
17843
17844
17845
17846
17847
17848
17849
17850
17851
17852
17853
17854
17855
17856
17857
17858
17859
17860
17861
17862
17863
17864
17865
17866
17867
17868
17869
17870
17871
17872
17873
17874
17875
17876
17877
17878
17879
17880
17881
17882
17883
17884
17885
17886
17887
17888
17889
17890
17891
17892
17893
17894
17895
17896
17897
17898
17899
17900
17901
17902
17903
17904
17905
17906
17907
17908
17909
17910
17911
17912
17913
17914
17915
17916
17917
17918
17919
17920
17921
17922
17923
17924
17925
17926
17927
17928
17929
17930
17931
17932
17933
17934
17935
17936
17937
17938
17939
17940
17941
17942
17943
17944
17945
17946
17947
17948
17949
17950
17951
17952
17953
17954
17955
17956
17957
17958
17959
17960
17961
17962
17963
17964
17965
17966
17967
17968
17969
17970
17971
17972
17973
17974
17975
17976
17977
17978
17979
17980
17981
17982
17983
17984
17985
17986
17987
17988
17989
17990
17991
17992
17993
17994
17995
17996
17997
17998
17999
18000
18001
18002
18003
18004
18005
18006
18007
18008
18009
18010
18011
18012
18013
18014
18015
18016
18017
18018
18019
18020
18021
18022
18023
18024
18025
18026
18027
18028
18029
18030
18031
18032
18033
18034
18035
18036
18037
18038
18039
18040
18041
18042
18043
18044
18045
18046
18047
18048
18049
18050
18051
18052
18053
18054
18055
18056
18057
18058
18059
18060
18061
18062
18063
18064
18065
18066
18067
18068
18069
18070
18071
18072
18073
18074
18075
18076
18077
18078
18079
18080
18081
18082
18083
18084
18085
18086
18087
18088
18089
18090
18091
18092
18093
18094
18095
18096
18097
18098
18099
18100
18101
18102
18103
18104
18105
18106
18107
18108
18109
18110
18111
18112
18113
18114
18115
18116
18117
18118
18119
18120
18121
18122
18123
18124
18125
18126
18127
18128
18129
18130
18131
18132
18133
18134
18135
18136
18137
18138
18139
18140
18141
18142
18143
18144
18145
18146
18147
18148
18149
18150
18151
18152
18153
18154
18155
18156
18157
18158
18159
18160
18161
18162
18163
18164
18165
18166
18167
18168
18169
18170
18171
18172
18173
18174
18175
18176
18177
18178
18179
18180
18181
18182
18183
18184
18185
18186
18187
18188
18189
18190
18191
18192
18193
18194
18195
18196
18197
18198
18199
18200
18201
18202
18203
18204
18205
18206
18207
18208
18209
18210
18211
18212
18213
18214
18215
18216
18217
18218
18219
18220
18221
18222
18223
18224
18225
18226
18227
18228
18229
18230
18231
18232
18233
18234
18235
18236
18237
18238
18239
18240
18241
18242
18243
18244
18245
18246
18247
18248
18249
18250
18251
18252
18253
18254
18255
18256
18257
18258
18259
18260
18261
18262
18263
18264
18265
18266
18267
18268
18269
18270
18271
18272
18273
18274
18275
18276
18277
18278
18279
18280
18281
18282
18283
18284
18285
18286
18287
18288
18289
18290
18291
18292
18293
18294
18295
18296
18297
18298
18299
18300
18301
18302
18303
18304
18305
18306
18307
18308
18309
18310
18311
18312
18313
18314
18315
18316
18317
18318
18319
18320
18321
18322
18323
18324
18325
18326
18327
18328
18329
18330
18331
18332
18333
18334
18335
18336
18337
18338
18339
18340
18341
18342
18343
18344
18345
18346
18347
18348
18349
18350
18351
18352
18353
18354
18355
18356
18357
18358
18359
18360
18361
18362
18363
18364
18365
18366
18367
18368
18369
18370
18371
18372
18373
18374
18375
18376
18377
18378
18379
18380
18381
18382
18383
18384
18385
18386
18387
18388
18389
18390
18391
18392
18393
18394
18395
18396
18397
18398
18399
18400
18401
18402
18403
18404
18405
18406
18407
18408
18409
18410
18411
18412
18413
18414
18415
18416
18417
18418
18419
18420
18421
18422
18423
18424
18425
18426
18427
18428
18429
18430
18431
18432
18433
18434
18435
18436
18437
18438
18439
18440
18441
18442
18443
18444
18445
18446
18447
18448
18449
18450
18451
18452
18453
18454
18455
18456
18457
18458
18459
18460
18461
18462
18463
18464
18465
18466
18467
18468
18469
18470
18471
18472
18473
18474
18475
18476
18477
18478
18479
18480
18481
18482
18483
18484
18485
18486
18487
18488
18489
18490
18491
18492
18493
18494
18495
18496
18497
18498
18499
18500
18501
18502
18503
18504
18505
18506
18507
18508
18509
18510
18511
18512
18513
18514
18515
18516
18517
18518
18519
18520
18521
18522
18523
18524
18525
18526
18527
18528
18529
18530
18531
18532
18533
18534
18535
18536
18537
18538
18539
18540
18541
18542
18543
18544
18545
18546
18547
18548
18549
18550
18551
18552
18553
18554
18555
18556
18557
18558
18559
18560
18561
18562
18563
18564
18565
18566
18567
18568
18569
18570
18571
18572
18573
18574
18575
18576
18577
18578
18579
18580
18581
18582
18583
18584
18585
18586
18587
18588
18589
18590
18591
18592
18593
18594
18595
18596
18597
18598
18599
18600
18601
18602
18603
18604
18605
18606
18607
18608
18609
18610
18611
18612
18613
18614
18615
18616
18617
18618
18619
18620
18621
18622
18623
18624
18625
18626
18627
18628
18629
18630
18631
18632
18633
18634
18635
18636
18637
18638
18639
18640
18641
18642
18643
18644
18645
18646
18647
18648
18649
18650
18651
18652
18653
18654
18655
18656
18657
18658
18659
18660
18661
18662
18663
18664
18665
18666
18667
18668
18669
18670
18671
18672
18673
18674
18675
18676
18677
18678
18679
18680
18681
18682
18683
18684
18685
18686
18687
18688
18689
18690
18691
18692
18693
18694
18695
18696
18697
18698
18699
18700
18701
18702
18703
18704
18705
18706
18707
18708
18709
18710
18711
18712
18713
18714
18715
18716
18717
18718
18719
18720
18721
18722
18723
18724
18725
18726
18727
18728
18729
18730
18731
18732
18733
18734
18735
18736
18737
18738
18739
18740
18741
18742
18743
18744
18745
18746
18747
18748
18749
18750
18751
18752
18753
18754
18755
18756
18757
18758
18759
18760
18761
18762
18763
18764
18765
18766
18767
18768
18769
18770
18771
18772
18773
18774
18775
18776
18777
18778
18779
18780
18781
18782
18783
18784
18785
18786
18787
18788
18789
18790
18791
18792
18793
18794
18795
18796
18797
18798
18799
18800
18801
18802
18803
18804
18805
18806
18807
18808
18809
18810
18811
18812
18813
18814
18815
18816
18817
18818
18819
18820
18821
18822
18823
18824
18825
18826
18827
18828
18829
18830
18831
18832
18833
18834
18835
18836
18837
18838
18839
18840
18841
18842
18843
18844
18845
18846
18847
18848
18849
18850
18851
18852
18853
18854
18855
18856
18857
18858
18859
18860
18861
18862
18863
18864
18865
18866
18867
18868
18869
18870
18871
18872
18873
18874
18875
18876
18877
18878
18879
18880
18881
18882
18883
18884
18885
18886
18887
18888
18889
18890
18891
18892
18893
18894
18895
18896
18897
18898
18899
18900
18901
18902
18903
18904
18905
18906
18907
18908
18909
18910
18911
18912
18913
18914
18915
18916
18917
18918
18919
18920
18921
18922
18923
18924
18925
18926
18927
18928
18929
18930
18931
18932
18933
18934
18935
18936
18937
18938
18939
18940
18941
18942
18943
18944
18945
18946
18947
18948
18949
18950
18951
18952
18953
18954
18955
18956
18957
18958
18959
18960
18961
18962
18963
18964
18965
18966
18967
18968
18969
18970
18971
18972
18973
18974
18975
18976
18977
18978
18979
18980
18981
18982
18983
18984
18985
18986
18987
18988
18989
18990
18991
18992
18993
18994
18995
18996
18997
18998
18999
19000
19001
19002
19003
19004
19005
19006
19007
19008
19009
19010
19011
19012
19013
19014
19015
19016
19017
19018
19019
19020
19021
19022
19023
19024
19025
19026
19027
19028
19029
19030
19031
19032
19033
19034
19035
19036
19037
19038
19039
19040
19041
19042
19043
19044
19045
19046
19047
19048
19049
19050
19051
19052
19053
19054
19055
19056
19057
19058
19059
19060
19061
19062
19063
19064
19065
19066
19067
19068
19069
19070
19071
19072
19073
19074
19075
19076
19077
19078
19079
19080
19081
19082
19083
19084
19085
19086
19087
19088
19089
19090
19091
19092
19093
19094
19095
19096
19097
19098
19099
19100
19101
19102
19103
19104
19105
19106
19107
19108
19109
19110
19111
19112
19113
19114
19115
19116
19117
19118
19119
19120
19121
19122
19123
19124
19125
19126
19127
19128
19129
19130
19131
19132
19133
19134
19135
19136
19137
19138
19139
19140
19141
19142
19143
19144
19145
19146
19147
19148
19149
19150
19151
19152
19153
19154
19155
19156
19157
19158
19159
19160
19161
19162
19163
19164
19165
19166
19167
19168
19169
19170
19171
19172
19173
19174
19175
19176
19177
19178
19179
19180
19181
19182
19183
19184
19185
19186
19187
19188
19189
19190
19191
19192
19193
19194
19195
19196
19197
19198
19199
19200
19201
19202
19203
19204
19205
19206
19207
19208
19209
19210
19211
19212
19213
19214
19215
19216
19217
19218
19219
19220
19221
19222
19223
19224
19225
19226
19227
19228
19229
19230
19231
19232
19233
19234
19235
19236
19237
19238
19239
19240
19241
19242
19243
19244
19245
19246
19247
19248
19249
19250
19251
19252
19253
19254
19255
19256
19257
19258
19259
19260
19261
19262
19263
19264
19265
19266
19267
19268
19269
19270
19271
19272
19273
19274
19275
19276
19277
19278
19279
19280
19281
19282
19283
19284
19285
19286
19287
19288
19289
19290
19291
19292
19293
19294
19295
19296
19297
19298
19299
19300
19301
19302
19303
19304
19305
19306
19307
19308
19309
19310
19311
19312
19313
19314
19315
19316
19317
19318
19319
19320
19321
19322
19323
19324
19325
19326
19327
19328
19329
19330
19331
19332
19333
19334
19335
19336
19337
19338
19339
19340
19341
19342
19343
19344
19345
19346
19347
19348
19349
19350
19351
19352
19353
19354
19355
19356
19357
19358
19359
19360
19361
19362
19363
19364
19365
19366
19367
19368
19369
19370
19371
19372
19373
19374
19375
19376
19377
19378
19379
19380
19381
19382
19383
19384
19385
19386
19387
19388
19389
19390
19391
19392
19393
19394
19395
19396
19397
19398
19399
19400
19401
19402
19403
19404
19405
19406
19407
19408
19409
19410
19411
19412
19413
19414
19415
19416
19417
19418
19419
19420
19421
19422
19423
19424
19425
19426
19427
19428
19429
19430
19431
19432
19433
19434
19435
19436
19437
19438
19439
19440
19441
19442
19443
19444
19445
19446
19447
19448
19449
19450
19451
19452
19453
19454
19455
19456
19457
19458
19459
19460
19461
19462
19463
19464
19465
19466
19467
19468
19469
19470
19471
19472
19473
19474
19475
19476
19477
19478
19479
19480
19481
19482
19483
19484
19485
19486
19487
19488
19489
19490
19491
19492
19493
19494
19495
19496
19497
19498
19499
19500
19501
19502
19503
19504
19505
19506
19507
19508
19509
19510
19511
19512
19513
19514
19515
19516
19517
19518
19519
19520
19521
19522
19523
19524
19525
19526
19527
19528
19529
19530
19531
19532
19533
19534
19535
19536
19537
19538
19539
19540
19541
19542
19543
19544
19545
19546
19547
19548
19549
19550
19551
19552
19553
19554
19555
19556
19557
19558
19559
19560
19561
19562
19563
19564
19565
19566
19567
19568
19569
19570
19571
19572
19573
19574
19575
19576
19577
19578
19579
19580
19581
19582
19583
19584
19585
19586
19587
19588
19589
19590
19591
19592
19593
19594
19595
19596
19597
19598
19599
19600
19601
19602
19603
19604
19605
19606
19607
19608
19609
19610
19611
19612
19613
19614
19615
19616
19617
19618
19619
19620
19621
19622
19623
19624
19625
19626
19627
19628
19629
19630
19631
19632
19633
19634
19635
19636
19637
19638
19639
19640
19641
19642
19643
19644
19645
19646
19647
19648
19649
19650
19651
19652
19653
19654
19655
19656
19657
19658
19659
19660
19661
19662
19663
19664
19665
19666
19667
19668
19669
19670
19671
19672
19673
19674
19675
19676
19677
19678
19679
19680
19681
19682
19683
19684
19685
19686
19687
19688
19689
19690
19691
19692
19693
19694
19695
19696
19697
19698
19699
19700
19701
19702
19703
19704
19705
19706
19707
19708
19709
19710
19711
19712
19713
19714
19715
19716
19717
19718
19719
19720
19721
19722
19723
19724
19725
19726
19727
19728
19729
19730
19731
19732
19733
19734
19735
19736
19737
19738
19739
19740
19741
19742
19743
19744
19745
19746
19747
19748
19749
19750
19751
19752
19753
19754
19755
19756
19757
19758
19759
19760
19761
19762
19763
19764
19765
19766
19767
19768
19769
19770
19771
19772
19773
19774
19775
19776
19777
19778
19779
19780
19781
19782
19783
19784
19785
19786
19787
19788
19789
19790
19791
19792
19793
19794
19795
19796
19797
19798
19799
19800
19801
19802
19803
19804
19805
19806
19807
19808
19809
19810
19811
19812
19813
19814
19815
19816
19817
19818
19819
19820
19821
19822
19823
19824
19825
19826
19827
19828
19829
19830
19831
19832
19833
19834
19835
19836
19837
19838
19839
19840
19841
19842
19843
19844
19845
19846
19847
19848
19849
19850
19851
19852
19853
19854
19855
19856
19857
19858
19859
19860
19861
19862
19863
19864
19865
19866
19867
19868
19869
19870
19871
19872
19873
19874
19875
19876
19877
19878
19879
19880
19881
19882
19883
19884
19885
19886
19887
19888
19889
19890
19891
19892
19893
19894
19895
19896
19897
19898
19899
19900
19901
19902
19903
19904
19905
19906
19907
19908
19909
19910
19911
19912
19913
19914
19915
19916
19917
19918
19919
19920
19921
19922
19923
19924
19925
19926
19927
19928
19929
19930
19931
19932
19933
19934
19935
19936
19937
19938
19939
19940
19941
19942
19943
19944
19945
19946
19947
19948
19949
19950
19951
19952
19953
19954
19955
19956
19957
19958
19959
19960
19961
19962
19963
19964
19965
19966
19967
19968
19969
19970
19971
19972
19973
19974
19975
19976
19977
19978
19979
19980
19981
19982
19983
19984
19985
19986
19987
19988
19989
19990
19991
19992
19993
19994
19995
19996
19997
19998
19999
20000
20001
20002
20003
20004
20005
20006
20007
20008
20009
20010
20011
20012
20013
20014
20015
20016
20017
20018
20019
20020
20021
20022
20023
20024
20025
20026
20027
20028
20029
20030
20031
20032
20033
20034
20035
20036
20037
20038
20039
20040
20041
20042
20043
20044
20045
20046
20047
20048
20049
20050
20051
20052
20053
20054
20055
20056
20057
20058
20059
20060
20061
20062
20063
20064
20065
20066
20067
20068
20069
20070
20071
20072
20073
20074
20075
20076
20077
20078
20079
20080
20081
20082
20083
20084
20085
20086
20087
20088
20089
20090
20091
20092
20093
20094
20095
20096
20097
20098
20099
20100
20101
20102
20103
20104
20105
20106
20107
20108
20109
20110
20111
20112
20113
20114
20115
20116
20117
20118
20119
20120
20121
20122
20123
20124
20125
20126
20127
20128
20129
20130
20131
20132
20133
20134
20135
20136
20137
20138
20139
20140
20141
20142
20143
20144
20145
20146
20147
20148
20149
20150
20151
20152
20153
20154
20155
20156
20157
20158
20159
20160
20161
20162
20163
20164
20165
20166
20167
20168
20169
20170
20171
20172
20173
20174
20175
20176
20177
20178
20179
20180
20181
20182
20183
20184
20185
20186
20187
20188
20189
20190
20191
20192
20193
20194
20195
20196
20197
20198
20199
20200
20201
20202
20203
20204
20205
20206
20207
20208
20209
20210
20211
20212
20213
20214
20215
20216
20217
20218
20219
20220
20221
20222
20223
20224
20225
20226
20227
20228
20229
20230
20231
20232
20233
20234
20235
20236
20237
20238
20239
20240
20241
20242
20243
20244
20245
20246
20247
20248
20249
20250
20251
20252
20253
20254
20255
20256
20257
20258
20259
20260
20261
20262
20263
20264
20265
20266
20267
20268
20269
20270
20271
20272
20273
20274
20275
20276
20277
20278
20279
20280
20281
20282
20283
20284
20285
20286
20287
20288
20289
20290
20291
20292
20293
20294
20295
20296
20297
20298
20299
20300
20301
20302
20303
20304
20305
20306
20307
20308
20309
20310
20311
20312
20313
20314
20315
20316
20317
20318
20319
20320
20321
20322
20323
20324
20325
20326
20327
20328
20329
20330
20331
20332
20333
20334
20335
20336
20337
20338
20339
20340
20341
20342
20343
20344
20345
20346
20347
20348
20349
20350
20351
20352
20353
20354
20355
20356
20357
20358
20359
20360
20361
20362
20363
20364
20365
20366
20367
20368
20369
20370
20371
20372
20373
20374
20375
20376
20377
20378
20379
20380
20381
20382
20383
20384
20385
20386
20387
20388
20389
20390
20391
20392
20393
20394
20395
20396
20397
20398
20399
20400
20401
20402
20403
20404
20405
20406
20407
20408
20409
20410
20411
20412
20413
20414
20415
20416
20417
20418
20419
20420
20421
20422
20423
20424
20425
20426
20427
20428
20429
20430
20431
20432
20433
20434
20435
20436
20437
20438
20439
20440
20441
20442
20443
20444
20445
20446
20447
20448
20449
20450
20451
20452
20453
20454
20455
20456
20457
20458
20459
20460
20461
20462
20463
20464
20465
20466
20467
20468
20469
20470
20471
20472
20473
20474
20475
20476
20477
20478
20479
20480
20481
20482
20483
20484
20485
20486
20487
20488
20489
20490
20491
20492
20493
20494
20495
20496
20497
20498
20499
20500
20501
20502
20503
20504
20505
20506
20507
20508
20509
20510
20511
20512
20513
20514
20515
20516
20517
20518
20519
20520
20521
20522
20523
20524
20525
20526
20527
20528
20529
20530
20531
20532
20533
20534
20535
20536
20537
20538
20539
20540
20541
20542
20543
20544
20545
20546
20547
20548
20549
20550
20551
20552
20553
20554
20555
20556
20557
20558
20559
20560
20561
20562
20563
20564
20565
20566
20567
20568
20569
20570
20571
20572
20573
20574
20575
20576
20577
20578
20579
20580
20581
20582
20583
20584
20585
20586
20587
20588
20589
20590
20591
20592
20593
20594
20595
20596
20597
20598
20599
20600
20601
20602
20603
20604
20605
20606
20607
20608
20609
20610
20611
20612
20613
20614
20615
20616
20617
20618
20619
20620
20621
20622
20623
20624
20625
20626
20627
20628
20629
20630
20631
20632
20633
20634
20635
20636
20637
20638
20639
20640
20641
20642
20643
20644
20645
20646
20647
20648
20649
20650
20651
20652
20653
20654
20655
20656
20657
20658
20659
20660
20661
20662
20663
20664
20665
20666
/*
 * Modifications of the original file provided by Freescale Semiconductor and
 * ST Microelectronics are:
 *
 * Copyright (c) 2011 embedded brains GmbH.  All rights reserved.
 *
 *  embedded brains GmbH
 *  Obere Lagerstr. 30
 *  82178 Puchheim
 *  Germany
 *  <info@embedded-brains.de>
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 * 2. Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in the
 *    documentation and/or other materials provided with the distribution.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 */

/****************************************************************************\
 * PROJECT     : MPC5643L
 * FILE        : mpc5643l.h
 * 
 * DESCRIPTION : This is the header file describing the register
 *               set for the named projects. 
 * 
 * COPYRIGHT   : (c) 2009, Freescale Semiconductor & ST Microelectronics 
 * 
 * VERSION     : 1.04
 * RELEASE DATE        : Tue Dec  1 2009
 * CREATION DATE       : Thu Oct  8 13:53:51 CEST 2009
 * AUTHOR      : generated from IP-XACT database
 * HISTORY     : Preliminary release.
\****************************************************************************/

/*   >>>>  NOTE! this file is auto-generated please do not edit it!  <<<<   */

/****************************************************************************\
 * Example instantiation and use:            
 *                                           
 *  <MODULE>.<REGISTER>.B.<BIT> = 1;         
 *  <MODULE>.<REGISTER>.R       = 0x10000000;
 *                                           
\****************************************************************************/

/*
 *  LICENSE: 
 *  Copyright (c) 2006 Freescale Semiconductor
 *  
 *  Permission is hereby granted, free of charge, to any person 
 *  obtaining a copy of this software and associated documentation 
 *  files (the "Software"), to deal in the Software without 
 *  restriction, including without limitation the rights to use, 
 *  copy, modify, merge, publish, distribute, sublicense, and/or 
 *  sell copies of the Software, and to permit persons to whom the 
 *  Software is furnished to do so, subject to the following 
 *  conditions:
 *  
 *  The above copyright notice and this permission notice 
 *  shall be included in all copies or substantial portions 
 *  of the Software.
 *  
 *  THIS SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 
 *  EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 
 *  OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 
 *  NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 
 *  HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 
 *  WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 
 *  OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 
 *  DEALINGS IN THE SOFTWARE.
 *  
 */

#ifndef _leopard_H_  /* prevents multiple inclusions of this file */
#define _leopard_H_

#ifndef ASM

#include <stdint.h>

#include <mpc55xx/regs-edma.h>

#ifdef  __cplusplus
extern "C" {
#endif

#ifdef __MWERKS__
#pragma push
#pragma ANSI_strict off
#endif

//#define USE_FIELD_ALIASES_CFLASH
//#define USE_FIELD_ALIASES_SIUL
//#define USE_FIELD_ALIASES_SSCM
//#define USE_FIELD_ALIASES_ME
//#define USE_FIELD_ALIASES_RGM
//#define USE_FIELD_ALIASES_ADC
//#define USE_FIELD_ALIASES_CTU
//#define USE_FIELD_ALIASES_mcTIMER
//#define USE_FIELD_ALIASES_mcPWM
//#define USE_FIELD_ALIASES_LINFLEX
//#define USE_FIELD_ALIASES_SPP_MCM
#define USE_FIELD_ALIASES_INTC
#define USE_FIELD_ALIASES_DSPI
//#define USE_FIELD_ALIASES_FLEXCAN
//#define USE_FIELD_ALIASES_FR
//#define USE_FIELD_ALIASES_CMU
//#define USE_FIELD_ALIASES_PLLD
//#define USE_FIELD_ALIASES_SPP_DMA2

/* Define memories */

#define SRAM_START  0x40000000
#define SRAM_SIZE      0x20000
#define SRAM_END    0x4001FFFF

#define FLASH_START         0x0
#define FLASH_SIZE     	0xC0000
#define FLASH_END       0xBFFFF

/****************************************************************/
/*                                                              */
/* Global definitions and aliases */
/*                                                              */
/****************************************************************/
 
/*
   Platform blocks that are only accessible by the second core (core 1) when
    the device is in DPM mode. The block definition is equivalent to the one
    for the first core (core 0) and reuses the related block structure.

   NOTE: the <block_name>_1 defines are the preferred method for programming
 */
#define  PBRIDGE_1     (*(volatile PBRIDGE_tag*)     0x8FF00000UL)
#define  MAX_1         (*(volatile MAX_tag*)      0x8FF04000UL)
#define  MPU_1         (*(volatile MPU_tag*)      0x8FF10000UL)
#define  SEMA4_1       (*(volatile SEMA4_tag*)    0x8FF24000UL)
#define  SWT_1         (*(volatile SWT_tag*)      0x8FF38000UL)
#define  STM_1         (*(volatile STM_tag*)      0x8FF3C000UL)
#define  SPP_MCM_1     (*(volatile SPP_MCM_tag*)  0x8FF40000UL)
#define  SPP_DMA2_1    (*(volatile SPP_DMA2_tag*) 0x8FF44000UL)
#define  INTC_1        (*(volatile INTC_tag*)     0x8FF48000UL)  

/*
   Platform blocks that are only accessible by the second core (core 1) when
    the device is in DPM mode. The block definition is equivalent to the one
    for the first core (core 0) and reuses the related block structure.

   NOTE: the <block_name>_DPM defines are deprecated, use <block_name>_1 for
         programming the corresponding blocks for new code instead.
 */
#define  PBRIDGE_DPM   PBRIDGE_1
#define  MAX_DPM       MAX_1
#define  MPU_DPM       MPU_1
#define  SEMA4_DPM     SEMA4_1
#define  SWT_DPM       SWT_1
#define  STM_DPM       STM_1
#define  SPP_MCM_DPM   SPP_MCM_1
#define  SPP_DMA2_DPM  SPP_DMA2_1
#define  INTC_DPM      INTC_1

/* Aliases for Pictus Module names */
#define CAN_0     	FLEXCAN_A 
#define CAN_1     	FLEXCAN_B 
#define CTU_0     	CTU   
#define DFLASH    	CRC   
#define DMAMUX    	DMA_CH_MUX 
#define DSPI_0    	DSPI_A 
#define DSPI_1    	DSPI_B 
#define DSPI_2    	DSPI_C 
#define EDMA      	(*(volatile struct EDMA_tag *) 0xFFF44000UL)
#define ETIMER_0  	mcTIMER0
#define ETIMER_1  	mcTIMER1 
#define FLEXPWM_0 	mcPWM_A 
#define FLEXPWM_1 	mcPWM_B 
#define LINFLEX_0 	LINFLEX0 
#define LINFLEX_1 	LINFLEX1 
#define MCM_       	SPP_MCM 
#define PIT       	PIT_RTI 
#define SIU       	SIUL  
#define WKUP      	WKPU 
#define ADC_0      	ADC0
#define ADC_1      	ADC1

/* Other Aliases */
#define  AIPS_DPM   PBRIDGE_1
#define  AIPS_1     PBRIDGE_1
#define  AIPS       PBRIDGE

/****************************************************************/
/*                                                              */
/* Module: CFLASH_SHADOW  */
/*                                                              */
/****************************************************************/


   /* Register layout for all registers NVPWD... */

   typedef union {   /* NVPWD0-1 - Non Volatile Private Censorship PassWorD Register */
      uint32_t R;
      struct {
         uint32_t  PWD:32;            /* PassWorD */
      } B;
   } CFLASH_SHADOW_NVPWD_32B_tag;


   /* Register layout for all registers NVSCI... */

   typedef union {   /* NVSCI - Non Volatile System Censoring Information Register */
      uint32_t R;
      struct {
         uint32_t  SC:16;             /* Serial Censorship Control Word */
         uint32_t  CW:16;             /* Censorship Control Word */
      } B;
   } CFLASH_SHADOW_NVSCI_32B_tag;

   typedef union {   /* Non Volatile LML Default Value */
      uint32_t R;
   } CFLASH_SHADOW_NVLML_32B_tag;

   typedef union {   /* Non Volatile HBL Default Value */
      uint32_t R;
   } CFLASH_SHADOW_NVHBL_32B_tag;

   typedef union {   /* Non Volatile SLL Default Value */
      uint32_t R;
   } CFLASH_SHADOW_NVSLL_32B_tag;


   /* Register layout for all registers NVBIU... */

   typedef union {   /* Non Volatile Bus Interface Unit Register */
      uint32_t R;
      struct {
         uint32_t  BI:32;             /* Bus interface Unit */
      } B;
   } CFLASH_SHADOW_NVBIU_32B_tag;

   typedef union {   /* NVUSRO - Non Volatile USeR Options Register */
      uint32_t R;
      struct {
         uint32_t  UO:32;             /* User Options */
      } B;
   } CFLASH_SHADOW_NVUSRO_32B_tag;


   typedef struct CFLASH_SHADOW_BIU_DEFAULTS_struct_tag {

                             /* Non Volatile Bus Interface Unit Register */
      CFLASH_SHADOW_NVBIU_32B_tag NVBIU;  /* relative offset: 0x0000 */
      int8_t CFLASH_SHADOW_BIU_DEFAULTS_reserved_0004[4];

   } CFLASH_SHADOW_BIU_DEFAULTS_tag;


   typedef struct CFLASH_SHADOW_struct_tag { /* start of CFLASH_SHADOW_tag */
      int8_t CFLASH_SHADOW_reserved_0000_C[15832];
      union {
         /* NVPWD0-1 - Non Volatile Private Censorship PassWorD Register */
         CFLASH_SHADOW_NVPWD_32B_tag NVPWD[2];  /* offset: 0x3DD8  (0x0004 x 2) */

         struct {
         /* NVPWD0-1 - Non Volatile Private Censorship PassWorD Register */
            CFLASH_SHADOW_NVPWD_32B_tag NVPWD0;  /* offset: 0x3DD8 size: 32 bit */
            CFLASH_SHADOW_NVPWD_32B_tag NVPWD1;  /* offset: 0x3DDC size: 32 bit */
         };

      };
      union {
           /* NVSCI - Non Volatile System Censoring Information Register */
         CFLASH_SHADOW_NVSCI_32B_tag NVSCI[2];  /* offset: 0x3DE0  (0x0004 x 2) */

         struct {
           /* NVSCI - Non Volatile System Censoring Information Register */
            CFLASH_SHADOW_NVSCI_32B_tag NVSCI0;  /* offset: 0x3DE0 size: 32 bit */
            CFLASH_SHADOW_NVSCI_32B_tag NVSCI1;  /* offset: 0x3DE4 size: 32 bit */
         };

      };
                                       /* Non Volatile LML Default Value */
      CFLASH_SHADOW_NVLML_32B_tag NVLML;   /* offset: 0x3DE8 size: 32 bit */
      int8_t CFLASH_SHADOW_reserved_3DEC[4];
                                       /* Non Volatile HBL Default Value */
      CFLASH_SHADOW_NVHBL_32B_tag NVHBL;   /* offset: 0x3DF0 size: 32 bit */
      int8_t CFLASH_SHADOW_reserved_3DF4[4];
                                       /* Non Volatile SLL Default Value */
      CFLASH_SHADOW_NVSLL_32B_tag NVSLL;   /* offset: 0x3DF8 size: 32 bit */
      int8_t CFLASH_SHADOW_reserved_3DFC_C[4];
      union {
                                           /*  Register set BIU_DEFAULTS */
         CFLASH_SHADOW_BIU_DEFAULTS_tag BIU_DEFAULTS[3];  /* offset: 0x3E00  (0x0008 x 3) */

         struct {
                             /* Non Volatile Bus Interface Unit Register */
            CFLASH_SHADOW_NVBIU_32B_tag NVBIU2;  /* offset: 0x3E00 size: 32 bit */
            int8_t CFLASH_SHADOW_reserved_3E04_I1[4];
            CFLASH_SHADOW_NVBIU_32B_tag NVBIU3;  /* offset: 0x3E08 size: 32 bit */
            int8_t CFLASH_SHADOW_reserved_3E0C_I1[4];
            CFLASH_SHADOW_NVBIU_32B_tag NVBIU4;  /* offset: 0x3E10 size: 32 bit */
            int8_t CFLASH_SHADOW_reserved_3E14_E1[4];
         };

      };
                          /* NVUSRO - Non Volatile USeR Options Register */
      CFLASH_SHADOW_NVUSRO_32B_tag NVUSRO;  /* offset: 0x3E18 size: 32 bit */
   } CFLASH_SHADOW_tag;


#define CFLASH_SHADOW (*(volatile CFLASH_SHADOW_tag *) 0x00F00000UL)



/****************************************************************/
/*                                                              */
/* Module: CFLASH  */
/*                                                              */
/****************************************************************/

   typedef union {   /* MCR - Module Configuration Register */
      uint32_t R;
      struct {
         uint32_t:5;
         uint32_t  SIZE:3;            /* Array Space Size */
         uint32_t:1;
         uint32_t  LAS:3;             /* Low Address Space */
         uint32_t:3;
         uint32_t  MAS:1;             /* Mid Address Space Configuration */
         uint32_t  EER:1;             /* ECC Event Error */
         uint32_t  RWE:1;             /* Read-while-Write Event Error */
         uint32_t  SBC:1;             /* Single Bit Correction */
         uint32_t:1;
         uint32_t  PEAS:1;            /* Program/Erase Access Space */
         uint32_t  DONE:1;            /* modify operation DONE */
         uint32_t  PEG:1;             /* Program/Erase Good */
         uint32_t:4;
         uint32_t  PGM:1;             /* Program Bit */
         uint32_t  PSUS:1;            /* Program Suspend */
         uint32_t  ERS:1;             /* Erase Bit */
         uint32_t  ESUS:1;            /* Erase Suspend */
         uint32_t  EHV:1;             /* Enable High Voltage */
      } B;
   } CFLASH_MCR_32B_tag;

   typedef union {   /* LML - Low/Mid Address Space Block Locking Register */
      uint32_t R;
      struct {
         uint32_t  LME:1;             /* Low/Mid Address Space Block Enable */
         uint32_t:10;
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  SLOCK:1;           /* Shadow Address Space Block Lock */
#else
         uint32_t  TSLK:1;              /* deprecated name - please avoid */
#endif
         uint32_t:2;
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  MLOCK:2;           /* Mid Address Space Block Lock */
#else
         uint32_t  MLK:2;               /* deprecated name - please avoid */
#endif
         uint32_t:6;
         uint32_t  LLOCK:10;          /* Low Address Space Block Lock */
      } B;
   } CFLASH_LML_32B_tag;

   typedef union {   /* HBL - High Address Space Block Locking Register */
      uint32_t R;
      struct {
         uint32_t  HBE:1;             /* High Address Space Block Enable */
         uint32_t:25;
         uint32_t  HLOCK:6;           /* High Address Space Block Lock */
      } B;
   } CFLASH_HBL_32B_tag;

   typedef union {   /* SLL - Secondary Low/Mid Address Space Block Locking Register */
      uint32_t R;
      struct {
         uint32_t  SLE:1;             /* Secondary Low/Mid Address Space Block Enable */
         uint32_t:10;
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  SSLOCK:1;          /* Secondary Shadow Address Space Block Lock */
#else
         uint32_t  STSLK:1;             /* deprecated name - please avoid */
#endif
         uint32_t:2;
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  SMLOCK:2;          /* Secondary Mid Address Space Block Lock */
#else
         uint32_t  SMK:2;               /* deprecated name - please avoid */
#endif
         uint32_t:6;
         uint32_t  SLLOCK:10;         /* Secondary Low Address Space Block Lock */
      } B;
   } CFLASH_SLL_32B_tag;

   typedef union {   /* LMS - Low/Mid Address Space Block Select Register */
      uint32_t R;
      struct {
         uint32_t:14;
         uint32_t  MSL:2;             /* Mid Address Space Block Select */
         uint32_t:6;
         uint32_t  LSL:10;            /* Low Address Space Block Select */
      } B;
   } CFLASH_LMS_32B_tag;

   typedef union {   /* HBS - High Address Space Block Select Register */
      uint32_t R;
      struct {
         uint32_t:26;
         uint32_t  HSL:6;             /* High Address Space Block Select */
      } B;
   } CFLASH_HBS_32B_tag;

   typedef union {   /* ADR - Address Register */
      uint32_t R;
      struct {
         uint32_t  SAD:1;             /* Shadow Address */
         uint32_t:10;
         uint32_t  ADDR:18;           /* Address */
         uint32_t:3;
      } B;
   } CFLASH_ADR_32B_tag;

   typedef union {   /* PFLASH2P_LCA_PFCR0 - Platform Flash Configuration Register 0 */
      uint32_t R;
      struct {
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  B02_APC:5;         /* Bank0+2 Address Pipelining Control */
#else
         uint32_t  BK0_APC:5;          /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  B02_WWSC:5;        /* Bank0+2 Write Wait State Control */
#else
         uint32_t  BK0_WWSC:5;          /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  B02_RWSC:5;        /* Bank0+2 Read Wait State Control */
#else
         uint32_t  BK0_RWSC:5;          /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  B02_RWWC2:1;       /* Bank 0+2 Read While Write Control, bit 2 */
#else
         uint32_t  BK0_RWWC2:1;         /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  B02_RWWC1:1;       /* Bank 0+2 Read While Write Control, bit 1 */
#else
         uint32_t  BK0_RWWC1:1;         /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  B02_P1_BCFG:2;     /* Bank0+2 Port 1 Page Buffer Configuration */
#else
         uint32_t  B0_P1_BCFG:2;        /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  B02_P1_DPFE:1;     /* Bank0+2 Port 1 Data Prefetch Enable */
#else
         uint32_t  B0_P1_DPFE:1;        /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  B02_P1_IPFE:1;     /* Bank0+2 Port 1 Inst Prefetch Enable */
#else
         uint32_t  B0_P1_IPFE:1;        /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  B02_P1_PFLM:2;     /* Bank0+2 Port 1 Prefetch Limit */
#else
         uint32_t  B0_P1_PFLM:2;        /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  B02_P1_BFE:1;      /* Bank0+2 Port 1 Buffer Enable */
#else
         uint32_t  B0_P1_BFE:1;         /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  B02_RWWC0:1;       /* Bank 0+2 Read While Write Control, bit 0 */
#else
         uint32_t  BK0_RWWC0:1;         /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  B02_P0_BCFG:2;     /* Bank0+2 Port 0 Page Buffer Configuration */
#else
         uint32_t  B0_P0_BCFG:2;        /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  B02_P0_DPFE:1;     /* Bank0+2 Port 0 Data Prefetch Enable */
#else
         uint32_t  B0_P0_DPFE:1;        /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  B02_P0_IPFE:1;     /* Bank0+2 Port 0 Inst Prefetch Enable */
#else
         uint32_t  B0_P0_IPFE:1;        /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  B02_P0_PFLM:2;     /* Bank0+2 Port 0 Prefetch Limit */
#else
         uint32_t  B0_P0_PFLM:2;        /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  B02_P0_BFE:1;      /* Bank0+2 Port 0 Buffer Enable */
#else
         uint32_t  B0_P0_BFE:1;         /* deprecated name - please avoid */
#endif
      } B;
   } CFLASH_PFCR0_32B_tag;


   /* Register layout for all registers BIU... */

   typedef union {   /* Bus Interface Unit Register */
      uint32_t R;
   } CFLASH_BIU_32B_tag;

   typedef union {   /* PFLASH2P_LCA_PFCR1 - Platform Flash Configuration Register 1 */
      uint32_t R;
      struct {
#ifndef USE_FIELD_ALIASES_CFLASH         
         uint32_t  B1_APC:5;          /* Bank 1 Address Pipelining Control */          
         uint32_t  B1_WWSC:5;         /* Bank 1 Write Wait State Control */            
         uint32_t  B1_RWSC:5;         /* Bank 1 Read Wait State Control */             
         uint32_t  B1_RWWC2:1;        /* Bank1 Read While Write Control, bit 2 */      
         uint32_t  B1_RWWC1:1;        /* Bank1 Read While Write Control, bit 1 */      
         uint32_t:6;                                                                   
         uint32_t  B1_P1_BFE:1;       /* Bank 1 Port 1 Buffer Enable */                
         uint32_t  B1_RWWC0:1;        /* Bank1 Read While Write Control, bit 0 */      
         uint32_t:6;                                                                   
         uint32_t  B1_P0_BFE:1;       /* Bank 1 Port 0 Buffer Enable */
#else         
         uint32_t BK1_APC:5;
         uint32_t BK1_WWSC:5;
         uint32_t BK1_RWSC:5;
         uint32_t BK1_RWWC2:1;
         uint32_t BK1_RWWC1:1;
         uint32_t:6;
         uint32_t B0_P1_BFE:1;
         uint32_t BK1_RWWC0:1;
         uint32_t:6;
         uint32_t B1_P0_BFE:1;               
#endif
      } B;
   } CFLASH_PFCR1_32B_tag;

   typedef union {   /* PFLASH2P_LCA_PFAPR - Platform Flash Access Protection Register */
      uint32_t R;
      struct {
         uint32_t:6;
         uint32_t  ARBM:2;            /* Arbitration Mode */
         uint32_t  M7PFD:1;           /* Master x Prefetch Disable */
         uint32_t  M6PFD:1;           /* Master x Prefetch Disable */
         uint32_t  M5PFD:1;           /* Master x Prefetch Disable */
         uint32_t  M4PFD:1;           /* Master x Prefetch Disable */
         uint32_t  M3PFD:1;           /* Master x Prefetch Disable */
         uint32_t  M2PFD:1;           /* Master x Prefetch Disable */
         uint32_t  M1PFD:1;           /* Master x Prefetch Disable */
         uint32_t  M0PFD:1;           /* Master x Prefetch Disable */
         uint32_t  M7AP:2;            /* Master 7 Access Protection */
         uint32_t  M6AP:2;            /* Master 6 Access Protection */
         uint32_t  M5AP:2;            /* Master 5 Access Protection */
         uint32_t  M4AP:2;            /* Master 4 Access Protection */
         uint32_t  M3AP:2;            /* Master 3 Access Protection */
         uint32_t  M2AP:2;            /* Master 2 Access Protection */
         uint32_t  M1AP:2;            /* Master 1 Access Protection */
         uint32_t  M0AP:2;            /* Master 0 Access Protection */
      } B;
   } CFLASH_PFAPR_32B_tag;

   typedef union {   /* UT0 - User Test Register */
      uint32_t R;
      struct {
         uint32_t  UTE:1;             /* User Test Enable */
         uint32_t  SBCE:1;            /* Single Bit Correction Enable */
         uint32_t:6;
         uint32_t  DSI:8;             /* Data Syndrome Input */
         uint32_t:10;
         uint32_t  MRE:1;             /* Margin Read Enable */
         uint32_t  MRV:1;             /* Margin Read Value */
         uint32_t  EIE:1;             /* ECC Data Input Enable */
         uint32_t  AIS:1;             /* Array Integrity Sequence */
         uint32_t  AIE:1;             /* Array Integrity Enable */
         uint32_t  AID:1;             /* Array Integrity Done */
      } B;
   } CFLASH_UT0_32B_tag;

   typedef union {   /* UT1 - User Test Register */
      uint32_t R;
   } CFLASH_UT1_32B_tag;

   typedef union {   /* UT2 - User Test Register */
      uint32_t R;
   } CFLASH_UT2_32B_tag;


   /* Register layout for all registers UM... */

   typedef union {   /* UM - User Multiple Input Signature Register */
      uint32_t R;
      struct {
#ifndef USE_FIELD_ALIASES_CFLASH
         uint32_t  MISR:32;           /* Multiple Input Signature */
#else		 
         uint32_t  MS:32;         /* deprecated - please avoid */
#endif
      } B;
   } CFLASH_UM_32B_tag;


   /* Register layout for generated register(s) UT... */

   typedef union {   /*  */
      uint32_t R;
   } CFLASH_UT_32B_tag;


   /* Register layout for generated register(s) PFCR... */

   typedef union {   /*  */
      uint32_t R;
   } CFLASH_PFCR_32B_tag;



   typedef struct CFLASH_struct_tag { /* start of CFLASH_tag */
                                  /* MCR - Module Configuration Register */
      CFLASH_MCR_32B_tag MCR;              /* offset: 0x0000 size: 32 bit */
                   /* LML - Low/Mid Address Space Block Locking Register */
      CFLASH_LML_32B_tag LML;              /* offset: 0x0004 size: 32 bit */
                      /* HBL - High Address Space Block Locking Register */
      CFLASH_HBL_32B_tag HBL;              /* offset: 0x0008 size: 32 bit */
         /* SLL - Secondary Low/Mid Address Space Block Locking Register */
      CFLASH_SLL_32B_tag SLL;              /* offset: 0x000C size: 32 bit */
                    /* LMS - Low/Mid Address Space Block Select Register */
      CFLASH_LMS_32B_tag LMS;              /* offset: 0x0010 size: 32 bit */
                       /* HBS - High Address Space Block Select Register */
      CFLASH_HBS_32B_tag HBS;              /* offset: 0x0014 size: 32 bit */
                                               /* ADR - Address Register */
      CFLASH_ADR_32B_tag ADR;              /* offset: 0x0018 size: 32 bit */
      union {
         struct {
                                                                     /*  */
            CFLASH_PFCR_32B_tag PFCR[2];   /* offset: 0x001C  (0x0004 x 2) */
            int8_t CFLASH_reserved_0024_E0[12];
         };

                                          /* Bus Interface Unit Register */
         CFLASH_BIU_32B_tag BIU[5];        /* offset: 0x001C  (0x0004 x 5) */

         struct {
                                          /* Bus Interface Unit Register */
            CFLASH_BIU_32B_tag BIU0;       /* offset: 0x001C size: 32 bit */
            CFLASH_BIU_32B_tag BIU1;       /* offset: 0x0020 size: 32 bit */
            CFLASH_BIU_32B_tag BIU2;       /* offset: 0x0024 size: 32 bit */
            CFLASH_BIU_32B_tag BIU3;       /* offset: 0x0028 size: 32 bit */
            CFLASH_BIU_32B_tag BIU4;       /* offset: 0x002C size: 32 bit */
         };

         struct {
            int8_t CFLASH_reserved_001C_I3[8];
            CFLASH_PFAPR_32B_tag FAPR;     /* deprecated - please avoid */
            int8_t CFLASH_reserved_0028_E3[8];
         };

         struct {
          /* PFLASH2P_LCA_PFCR0 - Platform Flash Configuration Register 0 */
            CFLASH_PFCR0_32B_tag PFCR0;    /* offset: 0x001C size: 32 bit */
          /* PFLASH2P_LCA_PFCR1 - Platform Flash Configuration Register 1 */
            CFLASH_PFCR1_32B_tag PFCR1;    /* offset: 0x0020 size: 32 bit */
          /* PFLASH2P_LCA_PFAPR - Platform Flash Access Protection Register */
            CFLASH_PFAPR_32B_tag PFAPR;    /* offset: 0x0024 size: 32 bit */
            int8_t CFLASH_reserved_0028_E4[8];
         };

      };
      int8_t CFLASH_reserved_0030_C[12];
      union {
         CFLASH_UT_32B_tag UT[3];          /* offset: 0x003C  (0x0004 x 3) */

         struct {
                                             /* UT0 - User Test Register */
            CFLASH_UT0_32B_tag UT0;        /* offset: 0x003C size: 32 bit */
                                             /* UT1 - User Test Register */
            CFLASH_UT1_32B_tag UT1;        /* offset: 0x0040 size: 32 bit */
                                             /* UT2 - User Test Register */
            CFLASH_UT2_32B_tag UT2;        /* offset: 0x0044 size: 32 bit */
         };

      };
      union {
         CFLASH_UM_32B_tag UMISR[5];       /* offset: 0x0048  (0x0004 x 5) */

                          /* UM - User Multiple Input Signature Register */
         CFLASH_UM_32B_tag UM[5];          /* offset: 0x0048  (0x0004 x 5) */

         struct {
                          /* UM - User Multiple Input Signature Register */
            CFLASH_UM_32B_tag UM0;         /* offset: 0x0048 size: 32 bit */
            CFLASH_UM_32B_tag UM1;         /* offset: 0x004C size: 32 bit */
            CFLASH_UM_32B_tag UM2;         /* offset: 0x0050 size: 32 bit */
            CFLASH_UM_32B_tag UM3;         /* offset: 0x0054 size: 32 bit */
            CFLASH_UM_32B_tag UM4;         /* offset: 0x0058 size: 32 bit */
         };

      };
   } CFLASH_tag;


#define CFLASH (*(volatile CFLASH_tag *) 0xC3F88000UL)



/****************************************************************/
/*                                                              */
/* Module: SIUL  */
/*                                                              */
/****************************************************************/

   typedef union {   /* MIDR1 - MCU ID Register #1 */
      uint32_t R;
      struct {
         uint32_t  PARTNUM:16;        /* MCU Part Number */
         uint32_t  CSP:1;             /* CSP Package */
         uint32_t  PKG:5;             /* Package Settings */
         uint32_t:2;
#ifndef USE_FIELD_ALIASES_SIUL
         uint32_t  MAJOR_MASK:4;      /* Major Mask Revision */
#else
         uint32_t  MAJORMASK:4;         /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_SIUL
         uint32_t  MINOR_MASK:4;      /* Minor Mask Revision */
#else
         uint32_t  MINORMASK:4;         /* deprecated name - please avoid */
#endif
      } B;
   } SIUL_MIDR1_32B_tag;

   typedef union {   /* MIDR2 - MCU ID Register #2 */
      uint32_t R;
      struct {
         uint32_t  SF:1;              /* Manufacturer */
         uint32_t  FLASH_SIZE_1:4;    /* Coarse Flash Memory Size */
         uint32_t  FLASH_SIZE_2:4;    /* Fine Flash Memory Size */
         uint32_t:7;
#ifndef USE_FIELD_ALIASES_SIUL
         uint32_t  PARTNUM2:8;        /* MCU Part Number */
#else
         uint32_t  PARTNUM:8;           /* deprecated name - please avoid */
#endif
         uint32_t  TBD:1;             /* Optional Bit */
         uint32_t:2;
         uint32_t  EE:1;              /* Data Flash Present */
         uint32_t:3;
         uint32_t  FR:1;              /* Flexray Present */
      } B;
   } SIUL_MIDR2_32B_tag;

   typedef union {   /* ISR - Interrupt Status Flag Register */
      uint32_t R;
      struct {
         uint32_t  EIF31:1;           /* External Interrupt Status Flag */
         uint32_t  EIF30:1;           /* External Interrupt Status Flag */
         uint32_t  EIF29:1;           /* External Interrupt Status Flag */
         uint32_t  EIF28:1;           /* External Interrupt Status Flag */
         uint32_t  EIF27:1;           /* External Interrupt Status Flag */
         uint32_t  EIF26:1;           /* External Interrupt Status Flag */
         uint32_t  EIF25:1;           /* External Interrupt Status Flag */
         uint32_t  EIF24:1;           /* External Interrupt Status Flag */
         uint32_t  EIF23:1;           /* External Interrupt Status Flag */
         uint32_t  EIF22:1;           /* External Interrupt Status Flag */
         uint32_t  EIF21:1;           /* External Interrupt Status Flag */
         uint32_t  EIF20:1;           /* External Interrupt Status Flag */
         uint32_t  EIF19:1;           /* External Interrupt Status Flag */
         uint32_t  EIF18:1;           /* External Interrupt Status Flag */
         uint32_t  EIF17:1;           /* External Interrupt Status Flag */
         uint32_t  EIF16:1;           /* External Interrupt Status Flag */
         uint32_t  EIF15:1;           /* External Interrupt Status Flag */
         uint32_t  EIF14:1;           /* External Interrupt Status Flag */
         uint32_t  EIF13:1;           /* External Interrupt Status Flag */
         uint32_t  EIF12:1;           /* External Interrupt Status Flag */
         uint32_t  EIF11:1;           /* External Interrupt Status Flag */
         uint32_t  EIF10:1;           /* External Interrupt Status Flag */
         uint32_t  EIF9:1;            /* External Interrupt Status Flag */
         uint32_t  EIF8:1;            /* External Interrupt Status Flag */
         uint32_t  EIF7:1;            /* External Interrupt Status Flag */
         uint32_t  EIF6:1;            /* External Interrupt Status Flag */
         uint32_t  EIF5:1;            /* External Interrupt Status Flag */
         uint32_t  EIF4:1;            /* External Interrupt Status Flag */
         uint32_t  EIF3:1;            /* External Interrupt Status Flag */
         uint32_t  EIF2:1;            /* External Interrupt Status Flag */
         uint32_t  EIF1:1;            /* External Interrupt Status Flag */
         uint32_t  EIF0:1;            /* External Interrupt Status Flag */
      } B;
   } SIUL_ISR_32B_tag;

   typedef union {   /* IRER - Interrupt Request Enable Register */
      uint32_t R;
      struct {
         uint32_t  EIRE31:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE30:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE29:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE28:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE27:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE26:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE25:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE24:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE23:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE22:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE21:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE20:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE19:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE18:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE17:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE16:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE15:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE14:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE13:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE12:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE11:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE10:1;          /* Enable External Interrupt Requests */
         uint32_t  EIRE9:1;           /* Enable External Interrupt Requests */
         uint32_t  EIRE8:1;           /* Enable External Interrupt Requests */
         uint32_t  EIRE7:1;           /* Enable External Interrupt Requests */
         uint32_t  EIRE6:1;           /* Enable External Interrupt Requests */
         uint32_t  EIRE5:1;           /* Enable External Interrupt Requests */
         uint32_t  EIRE4:1;           /* Enable External Interrupt Requests */
         uint32_t  EIRE3:1;           /* Enable External Interrupt Requests */
         uint32_t  EIRE2:1;           /* Enable External Interrupt Requests */
         uint32_t  EIRE1:1;           /* Enable External Interrupt Requests */
         uint32_t  EIRE0:1;           /* Enable External Interrupt Requests */
      } B;
   } SIUL_IRER_32B_tag;

   typedef union {   /* IREER - Interrupt Rising Edge Event Enable */
      uint32_t R;
      struct {
         uint32_t  IREE31:1;          /* Enable rising-edge events */
         uint32_t  IREE30:1;          /* Enable rising-edge events */
         uint32_t  IREE29:1;          /* Enable rising-edge events */
         uint32_t  IREE28:1;          /* Enable rising-edge events */
         uint32_t  IREE27:1;          /* Enable rising-edge events */
         uint32_t  IREE26:1;          /* Enable rising-edge events */
         uint32_t  IREE25:1;          /* Enable rising-edge events */
         uint32_t  IREE24:1;          /* Enable rising-edge events */
         uint32_t  IREE23:1;          /* Enable rising-edge events */
         uint32_t  IREE22:1;          /* Enable rising-edge events */
         uint32_t  IREE21:1;          /* Enable rising-edge events */
         uint32_t  IREE20:1;          /* Enable rising-edge events */
         uint32_t  IREE19:1;          /* Enable rising-edge events */
         uint32_t  IREE18:1;          /* Enable rising-edge events */
         uint32_t  IREE17:1;          /* Enable rising-edge events */
         uint32_t  IREE16:1;          /* Enable rising-edge events */
         uint32_t  IREE15:1;          /* Enable rising-edge events */
         uint32_t  IREE14:1;          /* Enable rising-edge events */
         uint32_t  IREE13:1;          /* Enable rising-edge events */
         uint32_t  IREE12:1;          /* Enable rising-edge events */
         uint32_t  IREE11:1;          /* Enable rising-edge events */
         uint32_t  IREE10:1;          /* Enable rising-edge events */
         uint32_t  IREE9:1;           /* Enable rising-edge events */
         uint32_t  IREE8:1;           /* Enable rising-edge events */
         uint32_t  IREE7:1;           /* Enable rising-edge events */
         uint32_t  IREE6:1;           /* Enable rising-edge events */
         uint32_t  IREE5:1;           /* Enable rising-edge events */
         uint32_t  IREE4:1;           /* Enable rising-edge events */
         uint32_t  IREE3:1;           /* Enable rising-edge events */
         uint32_t  IREE2:1;           /* Enable rising-edge events */
         uint32_t  IREE1:1;           /* Enable rising-edge events */
         uint32_t  IREE0:1;           /* Enable rising-edge events */
      } B;
   } SIUL_IREER_32B_tag;

   typedef union {   /* IFEER - Interrupt Falling-Edge Event Enable */
      uint32_t R;
      struct {
         uint32_t  IFEE31:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE30:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE29:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE28:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE27:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE26:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE25:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE24:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE23:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE22:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE21:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE20:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE19:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE18:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE17:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE16:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE15:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE14:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE13:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE12:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE11:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE10:1;          /* Enable Falling Edge Events */
         uint32_t  IFEE9:1;           /* Enable Falling Edge Events */
         uint32_t  IFEE8:1;           /* Enable Falling Edge Events */
         uint32_t  IFEE7:1;           /* Enable Falling Edge Events */
         uint32_t  IFEE6:1;           /* Enable Falling Edge Events */
         uint32_t  IFEE5:1;           /* Enable Falling Edge Events */
         uint32_t  IFEE4:1;           /* Enable Falling Edge Events */
         uint32_t  IFEE3:1;           /* Enable Falling Edge Events */
         uint32_t  IFEE2:1;           /* Enable Falling Edge Events */
         uint32_t  IFEE1:1;           /* Enable Falling Edge Events */
         uint32_t  IFEE0:1;           /* Enable Falling Edge Events */
      } B;
   } SIUL_IFEER_32B_tag;

   typedef union {   /* IFER Interrupt Filter Enable Register */
      uint32_t R;
      struct {
         uint32_t  IFE31:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE30:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE29:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE28:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE27:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE26:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE25:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE24:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE23:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE22:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE21:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE20:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE19:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE18:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE17:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE16:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE15:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE14:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE13:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE12:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE11:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE10:1;           /* Enable Digital Glitch Filter */
         uint32_t  IFE9:1;            /* Enable Digital Glitch Filter */
         uint32_t  IFE8:1;            /* Enable Digital Glitch Filter */
         uint32_t  IFE7:1;            /* Enable Digital Glitch Filter */
         uint32_t  IFE6:1;            /* Enable Digital Glitch Filter */
         uint32_t  IFE5:1;            /* Enable Digital Glitch Filter */
         uint32_t  IFE4:1;            /* Enable Digital Glitch Filter */
         uint32_t  IFE3:1;            /* Enable Digital Glitch Filter */
         uint32_t  IFE2:1;            /* Enable Digital Glitch Filter */
         uint32_t  IFE1:1;            /* Enable Digital Glitch Filter */
         uint32_t  IFE0:1;            /* Enable Digital Glitch Filter */
      } B;
   } SIUL_IFER_32B_tag;


   /* Register layout for all registers PCR... */

   typedef union SIU_PCR_tag {   /* PCR - Pad Configuration Register */
      uint16_t R;
      struct {
         uint16_t:1;
#ifndef USE_FIELD_ALIASES_SIUL
         uint16_t  SMC:1;             /* Safe Mode Control */
#else
         uint16_t  SME:1;               /* deprecated name - please avoid */
#endif
         uint16_t  APC:1;             /* Analog Pad Control */
         uint16_t:1;
         uint16_t  PA:2;              /* Pad Output Assignment */
         uint16_t  OBE:1;             /* Output Buffer Enable */
         uint16_t  IBE:1;             /* Input Buffer Enable */
#ifndef USE_FIELD_ALIASES_SIUL
         uint16_t  DSC:2;             /* Drive Strength Control */
#else
         uint16_t  DCS:2;               /* deprecated name - please avoid */
#endif
         uint16_t  ODE:1;             /* Open Drain Output Enable */
         uint16_t  HYS:1;             /* Input Hysteresis */
         uint16_t  SRC:2;             /* Slew Rate Control */
         uint16_t  WPE:1;             /* Weak Pull Up/Down Enable */
         uint16_t  WPS:1;             /* Weak Pull Up/Down Select */
      } B;
   } SIU_PCR_tag;


   /* Register layout for all registers PSMI... */

   typedef union {   /* PSMI - Pad Selection for Multiplexed Inputs */
      uint8_t R;
      struct {
         uint8_t:4;
         uint8_t   PADSEL:4;          /* Pad selection for pin */
      } B;
   } SIUL_PSMI_8B_tag;


   /* Register layout for all registers PSMI... */

   typedef union {   /* PSMI - Pad Selection for Multiplexed Inputs */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  PADSEL0:4;         /* Pad selection for pin */
         uint32_t:4;
         uint32_t  PADSEL1:4;         /* Pad selection for pin */
         uint32_t:4;
         uint32_t  PADSEL2:4;         /* Pad selection for pin */
         uint32_t:4;
         uint32_t  PADSEL3:4;         /* Pad selection for pin */
      } B;
   } SIUL_PSMI_32B_tag;


   /* Register layout for all registers GPDO... */

   typedef union {   /* GPDO - GPIO Pad Data Output Register */
      uint8_t R;
      struct {
         uint8_t:7;
         uint8_t   PDO:1;             /* Pad Data Out */
      } B;
   } SIUL_GPDO_8B_tag;


   /* Register layout for all registers GPDO... */

   typedef union {   /* GPDO - GPIO Pad Data Output Register */
      uint32_t R;
      struct {
         uint32_t:7;
         uint32_t  PDO0:1;            /* Pad Data Out */
         uint32_t:7;
         uint32_t  PDO1:1;            /* Pad Data Out */
         uint32_t:7;
         uint32_t  PDO2:1;            /* Pad Data Out */
         uint32_t:7;
         uint32_t  PDO3:1;            /* Pad Data Out */
      } B;
   } SIUL_GPDO_32B_tag;


   /* Register layout for all registers GPDI... */

   typedef union {   /* GPDI - GPIO Pad Data Input Register */
      uint8_t R;
      struct {
         uint8_t:7;
         uint8_t   PDI:1;             /* Pad Data In */
      } B;
   } SIUL_GPDI_8B_tag;


   /* Register layout for all registers GPDI... */

   typedef union {   /* GPDI - GPIO Pad Data Input Register */
      uint32_t R;
      struct {
         uint32_t:7;
         uint32_t  PDI0:1;            /* Pad Data In */
         uint32_t:7;
         uint32_t  PDI1:1;            /* Pad Data In */
         uint32_t:7;
         uint32_t  PDI2:1;            /* Pad Data In */
         uint32_t:7;
         uint32_t  PDI3:1;            /* Pad Data In */
      } B;
   } SIUL_GPDI_32B_tag;


   /* Register layout for all registers PGPDO... */

   typedef union {   /* PGPDO - Parallel GPIO Pad Data Out Register */
      uint16_t R;
   } SIUL_PGPDO_16B_tag;


   /* Register layout for all registers PGPDI... */

   typedef union {   /* PGPDI - Parallel GPIO Pad Data In Register */
      uint16_t R;
   } SIUL_PGPDI_16B_tag;


   /* Register layout for all registers MPGPDO... */

   typedef union {   /* MPGPDO - Masked Parallel GPIO Pad Data Out Register */
      uint32_t R;
      struct {
         uint32_t  MASK:16;           /* Mask Field */
         uint32_t  MPPDO:16;          /* Masked Parallel Pad Data Out */
      } B;
   } SIUL_MPGPDO_32B_tag;


   /* Register layout for all registers IFMC... */

   typedef union {   /* IFMC - Interrupt Filter Maximum Counter Register */
      uint32_t R;
      struct {
         uint32_t:28;
         uint32_t  MAXCNT:4;          /* Maximum Interrupt Filter Counter Setting */
      } B;
   } SIUL_IFMC_32B_tag;

   typedef union {   /* IFCPR - Inerrupt Filter Clock Prescaler Register */
      uint32_t R;
      struct {
         uint32_t:28;
         uint32_t  IFCP:4;            /* Interrupt Filter Clock Prescaler Setting */
      } B;
   } SIUL_IFCPR_32B_tag;



   typedef struct SIU_tag { /* start of SIUL_tag */
      int8_t SIUL_reserved_0000_C[4];
      union {
         SIUL_MIDR1_32B_tag MIDR;          /* deprecated - please avoid */

                                           /* MIDR1 - MCU ID Register #1 */
         SIUL_MIDR1_32B_tag MIDR1;         /* offset: 0x0004 size: 32 bit */

      };
                                           /* MIDR2 - MCU ID Register #2 */
      SIUL_MIDR2_32B_tag MIDR2;            /* offset: 0x0008 size: 32 bit */
      int8_t SIUL_reserved_000C[8];
                                 /* ISR - Interrupt Status Flag Register */
      SIUL_ISR_32B_tag ISR;                /* offset: 0x0014 size: 32 bit */
                             /* IRER - Interrupt Request Enable Register */
      SIUL_IRER_32B_tag IRER;              /* offset: 0x0018 size: 32 bit */
      int8_t SIUL_reserved_001C[12];
                           /* IREER - Interrupt Rising Edge Event Enable */
      SIUL_IREER_32B_tag IREER;            /* offset: 0x0028 size: 32 bit */
                          /* IFEER - Interrupt Falling-Edge Event Enable */
      SIUL_IFEER_32B_tag IFEER;            /* offset: 0x002C size: 32 bit */
                                /* IFER Interrupt Filter Enable Register */
      SIUL_IFER_32B_tag IFER;              /* offset: 0x0030 size: 32 bit */
      int8_t SIUL_reserved_0034_C[12];
      union {
                                     /* PCR - Pad Configuration Register */
         SIU_PCR_tag PCR[512];        /* offset: 0x0040  (0x0002 x 512) */

         struct {
                                     /* PCR - Pad Configuration Register */
            SIU_PCR_tag PCR0;         /* offset: 0x0040 size: 16 bit */
            SIU_PCR_tag PCR1;         /* offset: 0x0042 size: 16 bit */
            SIU_PCR_tag PCR2;         /* offset: 0x0044 size: 16 bit */
            SIU_PCR_tag PCR3;         /* offset: 0x0046 size: 16 bit */
            SIU_PCR_tag PCR4;         /* offset: 0x0048 size: 16 bit */
            SIU_PCR_tag PCR5;         /* offset: 0x004A size: 16 bit */
            SIU_PCR_tag PCR6;         /* offset: 0x004C size: 16 bit */
            SIU_PCR_tag PCR7;         /* offset: 0x004E size: 16 bit */
            SIU_PCR_tag PCR8;         /* offset: 0x0050 size: 16 bit */
            SIU_PCR_tag PCR9;         /* offset: 0x0052 size: 16 bit */
            SIU_PCR_tag PCR10;        /* offset: 0x0054 size: 16 bit */
            SIU_PCR_tag PCR11;        /* offset: 0x0056 size: 16 bit */
            SIU_PCR_tag PCR12;        /* offset: 0x0058 size: 16 bit */
            SIU_PCR_tag PCR13;        /* offset: 0x005A size: 16 bit */
            SIU_PCR_tag PCR14;        /* offset: 0x005C size: 16 bit */
            SIU_PCR_tag PCR15;        /* offset: 0x005E size: 16 bit */
            SIU_PCR_tag PCR16;        /* offset: 0x0060 size: 16 bit */
            SIU_PCR_tag PCR17;        /* offset: 0x0062 size: 16 bit */
            SIU_PCR_tag PCR18;        /* offset: 0x0064 size: 16 bit */
            SIU_PCR_tag PCR19;        /* offset: 0x0066 size: 16 bit */
            SIU_PCR_tag PCR20;        /* offset: 0x0068 size: 16 bit */
            SIU_PCR_tag PCR21;        /* offset: 0x006A size: 16 bit */
            SIU_PCR_tag PCR22;        /* offset: 0x006C size: 16 bit */
            SIU_PCR_tag PCR23;        /* offset: 0x006E size: 16 bit */
            SIU_PCR_tag PCR24;        /* offset: 0x0070 size: 16 bit */
            SIU_PCR_tag PCR25;        /* offset: 0x0072 size: 16 bit */
            SIU_PCR_tag PCR26;        /* offset: 0x0074 size: 16 bit */
            SIU_PCR_tag PCR27;        /* offset: 0x0076 size: 16 bit */
            SIU_PCR_tag PCR28;        /* offset: 0x0078 size: 16 bit */
            SIU_PCR_tag PCR29;        /* offset: 0x007A size: 16 bit */
            SIU_PCR_tag PCR30;        /* offset: 0x007C size: 16 bit */
            SIU_PCR_tag PCR31;        /* offset: 0x007E size: 16 bit */
            SIU_PCR_tag PCR32;        /* offset: 0x0080 size: 16 bit */
            SIU_PCR_tag PCR33;        /* offset: 0x0082 size: 16 bit */
            SIU_PCR_tag PCR34;        /* offset: 0x0084 size: 16 bit */
            SIU_PCR_tag PCR35;        /* offset: 0x0086 size: 16 bit */
            SIU_PCR_tag PCR36;        /* offset: 0x0088 size: 16 bit */
            SIU_PCR_tag PCR37;        /* offset: 0x008A size: 16 bit */
            SIU_PCR_tag PCR38;        /* offset: 0x008C size: 16 bit */
            SIU_PCR_tag PCR39;        /* offset: 0x008E size: 16 bit */
            SIU_PCR_tag PCR40;        /* offset: 0x0090 size: 16 bit */
            SIU_PCR_tag PCR41;        /* offset: 0x0092 size: 16 bit */
            SIU_PCR_tag PCR42;        /* offset: 0x0094 size: 16 bit */
            SIU_PCR_tag PCR43;        /* offset: 0x0096 size: 16 bit */
            SIU_PCR_tag PCR44;        /* offset: 0x0098 size: 16 bit */
            SIU_PCR_tag PCR45;        /* offset: 0x009A size: 16 bit */
            SIU_PCR_tag PCR46;        /* offset: 0x009C size: 16 bit */
            SIU_PCR_tag PCR47;        /* offset: 0x009E size: 16 bit */
            SIU_PCR_tag PCR48;        /* offset: 0x00A0 size: 16 bit */
            SIU_PCR_tag PCR49;        /* offset: 0x00A2 size: 16 bit */
            SIU_PCR_tag PCR50;        /* offset: 0x00A4 size: 16 bit */
            SIU_PCR_tag PCR51;        /* offset: 0x00A6 size: 16 bit */
            SIU_PCR_tag PCR52;        /* offset: 0x00A8 size: 16 bit */
            SIU_PCR_tag PCR53;        /* offset: 0x00AA size: 16 bit */
            SIU_PCR_tag PCR54;        /* offset: 0x00AC size: 16 bit */
            SIU_PCR_tag PCR55;        /* offset: 0x00AE size: 16 bit */
            SIU_PCR_tag PCR56;        /* offset: 0x00B0 size: 16 bit */
            SIU_PCR_tag PCR57;        /* offset: 0x00B2 size: 16 bit */
            SIU_PCR_tag PCR58;        /* offset: 0x00B4 size: 16 bit */
            SIU_PCR_tag PCR59;        /* offset: 0x00B6 size: 16 bit */
            SIU_PCR_tag PCR60;        /* offset: 0x00B8 size: 16 bit */
            SIU_PCR_tag PCR61;        /* offset: 0x00BA size: 16 bit */
            SIU_PCR_tag PCR62;        /* offset: 0x00BC size: 16 bit */
            SIU_PCR_tag PCR63;        /* offset: 0x00BE size: 16 bit */
            SIU_PCR_tag PCR64;        /* offset: 0x00C0 size: 16 bit */
            SIU_PCR_tag PCR65;        /* offset: 0x00C2 size: 16 bit */
            SIU_PCR_tag PCR66;        /* offset: 0x00C4 size: 16 bit */
            SIU_PCR_tag PCR67;        /* offset: 0x00C6 size: 16 bit */
            SIU_PCR_tag PCR68;        /* offset: 0x00C8 size: 16 bit */
            SIU_PCR_tag PCR69;        /* offset: 0x00CA size: 16 bit */
            SIU_PCR_tag PCR70;        /* offset: 0x00CC size: 16 bit */
            SIU_PCR_tag PCR71;        /* offset: 0x00CE size: 16 bit */
            SIU_PCR_tag PCR72;        /* offset: 0x00D0 size: 16 bit */
            SIU_PCR_tag PCR73;        /* offset: 0x00D2 size: 16 bit */
            SIU_PCR_tag PCR74;        /* offset: 0x00D4 size: 16 bit */
            SIU_PCR_tag PCR75;        /* offset: 0x00D6 size: 16 bit */
            SIU_PCR_tag PCR76;        /* offset: 0x00D8 size: 16 bit */
            SIU_PCR_tag PCR77;        /* offset: 0x00DA size: 16 bit */
            SIU_PCR_tag PCR78;        /* offset: 0x00DC size: 16 bit */
            SIU_PCR_tag PCR79;        /* offset: 0x00DE size: 16 bit */
            SIU_PCR_tag PCR80;        /* offset: 0x00E0 size: 16 bit */
            SIU_PCR_tag PCR81;        /* offset: 0x00E2 size: 16 bit */
            SIU_PCR_tag PCR82;        /* offset: 0x00E4 size: 16 bit */
            SIU_PCR_tag PCR83;        /* offset: 0x00E6 size: 16 bit */
            SIU_PCR_tag PCR84;        /* offset: 0x00E8 size: 16 bit */
            SIU_PCR_tag PCR85;        /* offset: 0x00EA size: 16 bit */
            SIU_PCR_tag PCR86;        /* offset: 0x00EC size: 16 bit */
            SIU_PCR_tag PCR87;        /* offset: 0x00EE size: 16 bit */
            SIU_PCR_tag PCR88;        /* offset: 0x00F0 size: 16 bit */
            SIU_PCR_tag PCR89;        /* offset: 0x00F2 size: 16 bit */
            SIU_PCR_tag PCR90;        /* offset: 0x00F4 size: 16 bit */
            SIU_PCR_tag PCR91;        /* offset: 0x00F6 size: 16 bit */
            SIU_PCR_tag PCR92;        /* offset: 0x00F8 size: 16 bit */
            SIU_PCR_tag PCR93;        /* offset: 0x00FA size: 16 bit */
            SIU_PCR_tag PCR94;        /* offset: 0x00FC size: 16 bit */
            SIU_PCR_tag PCR95;        /* offset: 0x00FE size: 16 bit */
            SIU_PCR_tag PCR96;        /* offset: 0x0100 size: 16 bit */
            SIU_PCR_tag PCR97;        /* offset: 0x0102 size: 16 bit */
            SIU_PCR_tag PCR98;        /* offset: 0x0104 size: 16 bit */
            SIU_PCR_tag PCR99;        /* offset: 0x0106 size: 16 bit */
            SIU_PCR_tag PCR100;       /* offset: 0x0108 size: 16 bit */
            SIU_PCR_tag PCR101;       /* offset: 0x010A size: 16 bit */
            SIU_PCR_tag PCR102;       /* offset: 0x010C size: 16 bit */
            SIU_PCR_tag PCR103;       /* offset: 0x010E size: 16 bit */
            SIU_PCR_tag PCR104;       /* offset: 0x0110 size: 16 bit */
            SIU_PCR_tag PCR105;       /* offset: 0x0112 size: 16 bit */
            SIU_PCR_tag PCR106;       /* offset: 0x0114 size: 16 bit */
            SIU_PCR_tag PCR107;       /* offset: 0x0116 size: 16 bit */
            SIU_PCR_tag PCR108;       /* offset: 0x0118 size: 16 bit */
            SIU_PCR_tag PCR109;       /* offset: 0x011A size: 16 bit */
            SIU_PCR_tag PCR110;       /* offset: 0x011C size: 16 bit */
            SIU_PCR_tag PCR111;       /* offset: 0x011E size: 16 bit */
            SIU_PCR_tag PCR112;       /* offset: 0x0120 size: 16 bit */
            SIU_PCR_tag PCR113;       /* offset: 0x0122 size: 16 bit */
            SIU_PCR_tag PCR114;       /* offset: 0x0124 size: 16 bit */
            SIU_PCR_tag PCR115;       /* offset: 0x0126 size: 16 bit */
            SIU_PCR_tag PCR116;       /* offset: 0x0128 size: 16 bit */
            SIU_PCR_tag PCR117;       /* offset: 0x012A size: 16 bit */
            SIU_PCR_tag PCR118;       /* offset: 0x012C size: 16 bit */
            SIU_PCR_tag PCR119;       /* offset: 0x012E size: 16 bit */
            SIU_PCR_tag PCR120;       /* offset: 0x0130 size: 16 bit */
            SIU_PCR_tag PCR121;       /* offset: 0x0132 size: 16 bit */
            SIU_PCR_tag PCR122;       /* offset: 0x0134 size: 16 bit */
            SIU_PCR_tag PCR123;       /* offset: 0x0136 size: 16 bit */
            SIU_PCR_tag PCR124;       /* offset: 0x0138 size: 16 bit */
            SIU_PCR_tag PCR125;       /* offset: 0x013A size: 16 bit */
            SIU_PCR_tag PCR126;       /* offset: 0x013C size: 16 bit */
            SIU_PCR_tag PCR127;       /* offset: 0x013E size: 16 bit */
            SIU_PCR_tag PCR128;       /* offset: 0x0140 size: 16 bit */
            SIU_PCR_tag PCR129;       /* offset: 0x0142 size: 16 bit */
            SIU_PCR_tag PCR130;       /* offset: 0x0144 size: 16 bit */
            SIU_PCR_tag PCR131;       /* offset: 0x0146 size: 16 bit */
            SIU_PCR_tag PCR132;       /* offset: 0x0148 size: 16 bit */
            SIU_PCR_tag PCR133;       /* offset: 0x014A size: 16 bit */
            SIU_PCR_tag PCR134;       /* offset: 0x014C size: 16 bit */
            SIU_PCR_tag PCR135;       /* offset: 0x014E size: 16 bit */
            SIU_PCR_tag PCR136;       /* offset: 0x0150 size: 16 bit */
            SIU_PCR_tag PCR137;       /* offset: 0x0152 size: 16 bit */
            SIU_PCR_tag PCR138;       /* offset: 0x0154 size: 16 bit */
            SIU_PCR_tag PCR139;       /* offset: 0x0156 size: 16 bit */
            SIU_PCR_tag PCR140;       /* offset: 0x0158 size: 16 bit */
            SIU_PCR_tag PCR141;       /* offset: 0x015A size: 16 bit */
            SIU_PCR_tag PCR142;       /* offset: 0x015C size: 16 bit */
            SIU_PCR_tag PCR143;       /* offset: 0x015E size: 16 bit */
            SIU_PCR_tag PCR144;       /* offset: 0x0160 size: 16 bit */
            SIU_PCR_tag PCR145;       /* offset: 0x0162 size: 16 bit */
            SIU_PCR_tag PCR146;       /* offset: 0x0164 size: 16 bit */
            SIU_PCR_tag PCR147;       /* offset: 0x0166 size: 16 bit */
            SIU_PCR_tag PCR148;       /* offset: 0x0168 size: 16 bit */
            SIU_PCR_tag PCR149;       /* offset: 0x016A size: 16 bit */
            SIU_PCR_tag PCR150;       /* offset: 0x016C size: 16 bit */
            SIU_PCR_tag PCR151;       /* offset: 0x016E size: 16 bit */
            SIU_PCR_tag PCR152;       /* offset: 0x0170 size: 16 bit */
            SIU_PCR_tag PCR153;       /* offset: 0x0172 size: 16 bit */
            SIU_PCR_tag PCR154;       /* offset: 0x0174 size: 16 bit */
            SIU_PCR_tag PCR155;       /* offset: 0x0176 size: 16 bit */
            SIU_PCR_tag PCR156;       /* offset: 0x0178 size: 16 bit */
            SIU_PCR_tag PCR157;       /* offset: 0x017A size: 16 bit */
            SIU_PCR_tag PCR158;       /* offset: 0x017C size: 16 bit */
            SIU_PCR_tag PCR159;       /* offset: 0x017E size: 16 bit */
            SIU_PCR_tag PCR160;       /* offset: 0x0180 size: 16 bit */
            SIU_PCR_tag PCR161;       /* offset: 0x0182 size: 16 bit */
            SIU_PCR_tag PCR162;       /* offset: 0x0184 size: 16 bit */
            SIU_PCR_tag PCR163;       /* offset: 0x0186 size: 16 bit */
            SIU_PCR_tag PCR164;       /* offset: 0x0188 size: 16 bit */
            SIU_PCR_tag PCR165;       /* offset: 0x018A size: 16 bit */
            SIU_PCR_tag PCR166;       /* offset: 0x018C size: 16 bit */
            SIU_PCR_tag PCR167;       /* offset: 0x018E size: 16 bit */
            SIU_PCR_tag PCR168;       /* offset: 0x0190 size: 16 bit */
            SIU_PCR_tag PCR169;       /* offset: 0x0192 size: 16 bit */
            SIU_PCR_tag PCR170;       /* offset: 0x0194 size: 16 bit */
            SIU_PCR_tag PCR171;       /* offset: 0x0196 size: 16 bit */
            SIU_PCR_tag PCR172;       /* offset: 0x0198 size: 16 bit */
            SIU_PCR_tag PCR173;       /* offset: 0x019A size: 16 bit */
            SIU_PCR_tag PCR174;       /* offset: 0x019C size: 16 bit */
            SIU_PCR_tag PCR175;       /* offset: 0x019E size: 16 bit */
            SIU_PCR_tag PCR176;       /* offset: 0x01A0 size: 16 bit */
            SIU_PCR_tag PCR177;       /* offset: 0x01A2 size: 16 bit */
            SIU_PCR_tag PCR178;       /* offset: 0x01A4 size: 16 bit */
            SIU_PCR_tag PCR179;       /* offset: 0x01A6 size: 16 bit */
            SIU_PCR_tag PCR180;       /* offset: 0x01A8 size: 16 bit */
            SIU_PCR_tag PCR181;       /* offset: 0x01AA size: 16 bit */
            SIU_PCR_tag PCR182;       /* offset: 0x01AC size: 16 bit */
            SIU_PCR_tag PCR183;       /* offset: 0x01AE size: 16 bit */
            SIU_PCR_tag PCR184;       /* offset: 0x01B0 size: 16 bit */
            SIU_PCR_tag PCR185;       /* offset: 0x01B2 size: 16 bit */
            SIU_PCR_tag PCR186;       /* offset: 0x01B4 size: 16 bit */
            SIU_PCR_tag PCR187;       /* offset: 0x01B6 size: 16 bit */
            SIU_PCR_tag PCR188;       /* offset: 0x01B8 size: 16 bit */
            SIU_PCR_tag PCR189;       /* offset: 0x01BA size: 16 bit */
            SIU_PCR_tag PCR190;       /* offset: 0x01BC size: 16 bit */
            SIU_PCR_tag PCR191;       /* offset: 0x01BE size: 16 bit */
            SIU_PCR_tag PCR192;       /* offset: 0x01C0 size: 16 bit */
            SIU_PCR_tag PCR193;       /* offset: 0x01C2 size: 16 bit */
            SIU_PCR_tag PCR194;       /* offset: 0x01C4 size: 16 bit */
            SIU_PCR_tag PCR195;       /* offset: 0x01C6 size: 16 bit */
            SIU_PCR_tag PCR196;       /* offset: 0x01C8 size: 16 bit */
            SIU_PCR_tag PCR197;       /* offset: 0x01CA size: 16 bit */
            SIU_PCR_tag PCR198;       /* offset: 0x01CC size: 16 bit */
            SIU_PCR_tag PCR199;       /* offset: 0x01CE size: 16 bit */
            SIU_PCR_tag PCR200;       /* offset: 0x01D0 size: 16 bit */
            SIU_PCR_tag PCR201;       /* offset: 0x01D2 size: 16 bit */
            SIU_PCR_tag PCR202;       /* offset: 0x01D4 size: 16 bit */
            SIU_PCR_tag PCR203;       /* offset: 0x01D6 size: 16 bit */
            SIU_PCR_tag PCR204;       /* offset: 0x01D8 size: 16 bit */
            SIU_PCR_tag PCR205;       /* offset: 0x01DA size: 16 bit */
            SIU_PCR_tag PCR206;       /* offset: 0x01DC size: 16 bit */
            SIU_PCR_tag PCR207;       /* offset: 0x01DE size: 16 bit */
            SIU_PCR_tag PCR208;       /* offset: 0x01E0 size: 16 bit */
            SIU_PCR_tag PCR209;       /* offset: 0x01E2 size: 16 bit */
            SIU_PCR_tag PCR210;       /* offset: 0x01E4 size: 16 bit */
            SIU_PCR_tag PCR211;       /* offset: 0x01E6 size: 16 bit */
            SIU_PCR_tag PCR212;       /* offset: 0x01E8 size: 16 bit */
            SIU_PCR_tag PCR213;       /* offset: 0x01EA size: 16 bit */
            SIU_PCR_tag PCR214;       /* offset: 0x01EC size: 16 bit */
            SIU_PCR_tag PCR215;       /* offset: 0x01EE size: 16 bit */
            SIU_PCR_tag PCR216;       /* offset: 0x01F0 size: 16 bit */
            SIU_PCR_tag PCR217;       /* offset: 0x01F2 size: 16 bit */
            SIU_PCR_tag PCR218;       /* offset: 0x01F4 size: 16 bit */
            SIU_PCR_tag PCR219;       /* offset: 0x01F6 size: 16 bit */
            SIU_PCR_tag PCR220;       /* offset: 0x01F8 size: 16 bit */
            SIU_PCR_tag PCR221;       /* offset: 0x01FA size: 16 bit */
            SIU_PCR_tag PCR222;       /* offset: 0x01FC size: 16 bit */
            SIU_PCR_tag PCR223;       /* offset: 0x01FE size: 16 bit */
            SIU_PCR_tag PCR224;       /* offset: 0x0200 size: 16 bit */
            SIU_PCR_tag PCR225;       /* offset: 0x0202 size: 16 bit */
            SIU_PCR_tag PCR226;       /* offset: 0x0204 size: 16 bit */
            SIU_PCR_tag PCR227;       /* offset: 0x0206 size: 16 bit */
            SIU_PCR_tag PCR228;       /* offset: 0x0208 size: 16 bit */
            SIU_PCR_tag PCR229;       /* offset: 0x020A size: 16 bit */
            SIU_PCR_tag PCR230;       /* offset: 0x020C size: 16 bit */
            SIU_PCR_tag PCR231;       /* offset: 0x020E size: 16 bit */
            SIU_PCR_tag PCR232;       /* offset: 0x0210 size: 16 bit */
            SIU_PCR_tag PCR233;       /* offset: 0x0212 size: 16 bit */
            SIU_PCR_tag PCR234;       /* offset: 0x0214 size: 16 bit */
            SIU_PCR_tag PCR235;       /* offset: 0x0216 size: 16 bit */
            SIU_PCR_tag PCR236;       /* offset: 0x0218 size: 16 bit */
            SIU_PCR_tag PCR237;       /* offset: 0x021A size: 16 bit */
            SIU_PCR_tag PCR238;       /* offset: 0x021C size: 16 bit */
            SIU_PCR_tag PCR239;       /* offset: 0x021E size: 16 bit */
            SIU_PCR_tag PCR240;       /* offset: 0x0220 size: 16 bit */
            SIU_PCR_tag PCR241;       /* offset: 0x0222 size: 16 bit */
            SIU_PCR_tag PCR242;       /* offset: 0x0224 size: 16 bit */
            SIU_PCR_tag PCR243;       /* offset: 0x0226 size: 16 bit */
            SIU_PCR_tag PCR244;       /* offset: 0x0228 size: 16 bit */
            SIU_PCR_tag PCR245;       /* offset: 0x022A size: 16 bit */
            SIU_PCR_tag PCR246;       /* offset: 0x022C size: 16 bit */
            SIU_PCR_tag PCR247;       /* offset: 0x022E size: 16 bit */
            SIU_PCR_tag PCR248;       /* offset: 0x0230 size: 16 bit */
            SIU_PCR_tag PCR249;       /* offset: 0x0232 size: 16 bit */
            SIU_PCR_tag PCR250;       /* offset: 0x0234 size: 16 bit */
            SIU_PCR_tag PCR251;       /* offset: 0x0236 size: 16 bit */
            SIU_PCR_tag PCR252;       /* offset: 0x0238 size: 16 bit */
            SIU_PCR_tag PCR253;       /* offset: 0x023A size: 16 bit */
            SIU_PCR_tag PCR254;       /* offset: 0x023C size: 16 bit */
            SIU_PCR_tag PCR255;       /* offset: 0x023E size: 16 bit */
            SIU_PCR_tag PCR256;       /* offset: 0x0240 size: 16 bit */
            SIU_PCR_tag PCR257;       /* offset: 0x0242 size: 16 bit */
            SIU_PCR_tag PCR258;       /* offset: 0x0244 size: 16 bit */
            SIU_PCR_tag PCR259;       /* offset: 0x0246 size: 16 bit */
            SIU_PCR_tag PCR260;       /* offset: 0x0248 size: 16 bit */
            SIU_PCR_tag PCR261;       /* offset: 0x024A size: 16 bit */
            SIU_PCR_tag PCR262;       /* offset: 0x024C size: 16 bit */
            SIU_PCR_tag PCR263;       /* offset: 0x024E size: 16 bit */
            SIU_PCR_tag PCR264;       /* offset: 0x0250 size: 16 bit */
            SIU_PCR_tag PCR265;       /* offset: 0x0252 size: 16 bit */
            SIU_PCR_tag PCR266;       /* offset: 0x0254 size: 16 bit */
            SIU_PCR_tag PCR267;       /* offset: 0x0256 size: 16 bit */
            SIU_PCR_tag PCR268;       /* offset: 0x0258 size: 16 bit */
            SIU_PCR_tag PCR269;       /* offset: 0x025A size: 16 bit */
            SIU_PCR_tag PCR270;       /* offset: 0x025C size: 16 bit */
            SIU_PCR_tag PCR271;       /* offset: 0x025E size: 16 bit */
            SIU_PCR_tag PCR272;       /* offset: 0x0260 size: 16 bit */
            SIU_PCR_tag PCR273;       /* offset: 0x0262 size: 16 bit */
            SIU_PCR_tag PCR274;       /* offset: 0x0264 size: 16 bit */
            SIU_PCR_tag PCR275;       /* offset: 0x0266 size: 16 bit */
            SIU_PCR_tag PCR276;       /* offset: 0x0268 size: 16 bit */
            SIU_PCR_tag PCR277;       /* offset: 0x026A size: 16 bit */
            SIU_PCR_tag PCR278;       /* offset: 0x026C size: 16 bit */
            SIU_PCR_tag PCR279;       /* offset: 0x026E size: 16 bit */
            SIU_PCR_tag PCR280;       /* offset: 0x0270 size: 16 bit */
            SIU_PCR_tag PCR281;       /* offset: 0x0272 size: 16 bit */
            SIU_PCR_tag PCR282;       /* offset: 0x0274 size: 16 bit */
            SIU_PCR_tag PCR283;       /* offset: 0x0276 size: 16 bit */
            SIU_PCR_tag PCR284;       /* offset: 0x0278 size: 16 bit */
            SIU_PCR_tag PCR285;       /* offset: 0x027A size: 16 bit */
            SIU_PCR_tag PCR286;       /* offset: 0x027C size: 16 bit */
            SIU_PCR_tag PCR287;       /* offset: 0x027E size: 16 bit */
            SIU_PCR_tag PCR288;       /* offset: 0x0280 size: 16 bit */
            SIU_PCR_tag PCR289;       /* offset: 0x0282 size: 16 bit */
            SIU_PCR_tag PCR290;       /* offset: 0x0284 size: 16 bit */
            SIU_PCR_tag PCR291;       /* offset: 0x0286 size: 16 bit */
            SIU_PCR_tag PCR292;       /* offset: 0x0288 size: 16 bit */
            SIU_PCR_tag PCR293;       /* offset: 0x028A size: 16 bit */
            SIU_PCR_tag PCR294;       /* offset: 0x028C size: 16 bit */
            SIU_PCR_tag PCR295;       /* offset: 0x028E size: 16 bit */
            SIU_PCR_tag PCR296;       /* offset: 0x0290 size: 16 bit */
            SIU_PCR_tag PCR297;       /* offset: 0x0292 size: 16 bit */
            SIU_PCR_tag PCR298;       /* offset: 0x0294 size: 16 bit */
            SIU_PCR_tag PCR299;       /* offset: 0x0296 size: 16 bit */
            SIU_PCR_tag PCR300;       /* offset: 0x0298 size: 16 bit */
            SIU_PCR_tag PCR301;       /* offset: 0x029A size: 16 bit */
            SIU_PCR_tag PCR302;       /* offset: 0x029C size: 16 bit */
            SIU_PCR_tag PCR303;       /* offset: 0x029E size: 16 bit */
            SIU_PCR_tag PCR304;       /* offset: 0x02A0 size: 16 bit */
            SIU_PCR_tag PCR305;       /* offset: 0x02A2 size: 16 bit */
            SIU_PCR_tag PCR306;       /* offset: 0x02A4 size: 16 bit */
            SIU_PCR_tag PCR307;       /* offset: 0x02A6 size: 16 bit */
            SIU_PCR_tag PCR308;       /* offset: 0x02A8 size: 16 bit */
            SIU_PCR_tag PCR309;       /* offset: 0x02AA size: 16 bit */
            SIU_PCR_tag PCR310;       /* offset: 0x02AC size: 16 bit */
            SIU_PCR_tag PCR311;       /* offset: 0x02AE size: 16 bit */
            SIU_PCR_tag PCR312;       /* offset: 0x02B0 size: 16 bit */
            SIU_PCR_tag PCR313;       /* offset: 0x02B2 size: 16 bit */
            SIU_PCR_tag PCR314;       /* offset: 0x02B4 size: 16 bit */
            SIU_PCR_tag PCR315;       /* offset: 0x02B6 size: 16 bit */
            SIU_PCR_tag PCR316;       /* offset: 0x02B8 size: 16 bit */
            SIU_PCR_tag PCR317;       /* offset: 0x02BA size: 16 bit */
            SIU_PCR_tag PCR318;       /* offset: 0x02BC size: 16 bit */
            SIU_PCR_tag PCR319;       /* offset: 0x02BE size: 16 bit */
            SIU_PCR_tag PCR320;       /* offset: 0x02C0 size: 16 bit */
            SIU_PCR_tag PCR321;       /* offset: 0x02C2 size: 16 bit */
            SIU_PCR_tag PCR322;       /* offset: 0x02C4 size: 16 bit */
            SIU_PCR_tag PCR323;       /* offset: 0x02C6 size: 16 bit */
            SIU_PCR_tag PCR324;       /* offset: 0x02C8 size: 16 bit */
            SIU_PCR_tag PCR325;       /* offset: 0x02CA size: 16 bit */
            SIU_PCR_tag PCR326;       /* offset: 0x02CC size: 16 bit */
            SIU_PCR_tag PCR327;       /* offset: 0x02CE size: 16 bit */
            SIU_PCR_tag PCR328;       /* offset: 0x02D0 size: 16 bit */
            SIU_PCR_tag PCR329;       /* offset: 0x02D2 size: 16 bit */
            SIU_PCR_tag PCR330;       /* offset: 0x02D4 size: 16 bit */
            SIU_PCR_tag PCR331;       /* offset: 0x02D6 size: 16 bit */
            SIU_PCR_tag PCR332;       /* offset: 0x02D8 size: 16 bit */
            SIU_PCR_tag PCR333;       /* offset: 0x02DA size: 16 bit */
            SIU_PCR_tag PCR334;       /* offset: 0x02DC size: 16 bit */
            SIU_PCR_tag PCR335;       /* offset: 0x02DE size: 16 bit */
            SIU_PCR_tag PCR336;       /* offset: 0x02E0 size: 16 bit */
            SIU_PCR_tag PCR337;       /* offset: 0x02E2 size: 16 bit */
            SIU_PCR_tag PCR338;       /* offset: 0x02E4 size: 16 bit */
            SIU_PCR_tag PCR339;       /* offset: 0x02E6 size: 16 bit */
            SIU_PCR_tag PCR340;       /* offset: 0x02E8 size: 16 bit */
            SIU_PCR_tag PCR341;       /* offset: 0x02EA size: 16 bit */
            SIU_PCR_tag PCR342;       /* offset: 0x02EC size: 16 bit */
            SIU_PCR_tag PCR343;       /* offset: 0x02EE size: 16 bit */
            SIU_PCR_tag PCR344;       /* offset: 0x02F0 size: 16 bit */
            SIU_PCR_tag PCR345;       /* offset: 0x02F2 size: 16 bit */
            SIU_PCR_tag PCR346;       /* offset: 0x02F4 size: 16 bit */
            SIU_PCR_tag PCR347;       /* offset: 0x02F6 size: 16 bit */
            SIU_PCR_tag PCR348;       /* offset: 0x02F8 size: 16 bit */
            SIU_PCR_tag PCR349;       /* offset: 0x02FA size: 16 bit */
            SIU_PCR_tag PCR350;       /* offset: 0x02FC size: 16 bit */
            SIU_PCR_tag PCR351;       /* offset: 0x02FE size: 16 bit */
            SIU_PCR_tag PCR352;       /* offset: 0x0300 size: 16 bit */
            SIU_PCR_tag PCR353;       /* offset: 0x0302 size: 16 bit */
            SIU_PCR_tag PCR354;       /* offset: 0x0304 size: 16 bit */
            SIU_PCR_tag PCR355;       /* offset: 0x0306 size: 16 bit */
            SIU_PCR_tag PCR356;       /* offset: 0x0308 size: 16 bit */
            SIU_PCR_tag PCR357;       /* offset: 0x030A size: 16 bit */
            SIU_PCR_tag PCR358;       /* offset: 0x030C size: 16 bit */
            SIU_PCR_tag PCR359;       /* offset: 0x030E size: 16 bit */
            SIU_PCR_tag PCR360;       /* offset: 0x0310 size: 16 bit */
            SIU_PCR_tag PCR361;       /* offset: 0x0312 size: 16 bit */
            SIU_PCR_tag PCR362;       /* offset: 0x0314 size: 16 bit */
            SIU_PCR_tag PCR363;       /* offset: 0x0316 size: 16 bit */
            SIU_PCR_tag PCR364;       /* offset: 0x0318 size: 16 bit */
            SIU_PCR_tag PCR365;       /* offset: 0x031A size: 16 bit */
            SIU_PCR_tag PCR366;       /* offset: 0x031C size: 16 bit */
            SIU_PCR_tag PCR367;       /* offset: 0x031E size: 16 bit */
            SIU_PCR_tag PCR368;       /* offset: 0x0320 size: 16 bit */
            SIU_PCR_tag PCR369;       /* offset: 0x0322 size: 16 bit */
            SIU_PCR_tag PCR370;       /* offset: 0x0324 size: 16 bit */
            SIU_PCR_tag PCR371;       /* offset: 0x0326 size: 16 bit */
            SIU_PCR_tag PCR372;       /* offset: 0x0328 size: 16 bit */
            SIU_PCR_tag PCR373;       /* offset: 0x032A size: 16 bit */
            SIU_PCR_tag PCR374;       /* offset: 0x032C size: 16 bit */
            SIU_PCR_tag PCR375;       /* offset: 0x032E size: 16 bit */
            SIU_PCR_tag PCR376;       /* offset: 0x0330 size: 16 bit */
            SIU_PCR_tag PCR377;       /* offset: 0x0332 size: 16 bit */
            SIU_PCR_tag PCR378;       /* offset: 0x0334 size: 16 bit */
            SIU_PCR_tag PCR379;       /* offset: 0x0336 size: 16 bit */
            SIU_PCR_tag PCR380;       /* offset: 0x0338 size: 16 bit */
            SIU_PCR_tag PCR381;       /* offset: 0x033A size: 16 bit */
            SIU_PCR_tag PCR382;       /* offset: 0x033C size: 16 bit */
            SIU_PCR_tag PCR383;       /* offset: 0x033E size: 16 bit */
            SIU_PCR_tag PCR384;       /* offset: 0x0340 size: 16 bit */
            SIU_PCR_tag PCR385;       /* offset: 0x0342 size: 16 bit */
            SIU_PCR_tag PCR386;       /* offset: 0x0344 size: 16 bit */
            SIU_PCR_tag PCR387;       /* offset: 0x0346 size: 16 bit */
            SIU_PCR_tag PCR388;       /* offset: 0x0348 size: 16 bit */
            SIU_PCR_tag PCR389;       /* offset: 0x034A size: 16 bit */
            SIU_PCR_tag PCR390;       /* offset: 0x034C size: 16 bit */
            SIU_PCR_tag PCR391;       /* offset: 0x034E size: 16 bit */
            SIU_PCR_tag PCR392;       /* offset: 0x0350 size: 16 bit */
            SIU_PCR_tag PCR393;       /* offset: 0x0352 size: 16 bit */
            SIU_PCR_tag PCR394;       /* offset: 0x0354 size: 16 bit */
            SIU_PCR_tag PCR395;       /* offset: 0x0356 size: 16 bit */
            SIU_PCR_tag PCR396;       /* offset: 0x0358 size: 16 bit */
            SIU_PCR_tag PCR397;       /* offset: 0x035A size: 16 bit */
            SIU_PCR_tag PCR398;       /* offset: 0x035C size: 16 bit */
            SIU_PCR_tag PCR399;       /* offset: 0x035E size: 16 bit */
            SIU_PCR_tag PCR400;       /* offset: 0x0360 size: 16 bit */
            SIU_PCR_tag PCR401;       /* offset: 0x0362 size: 16 bit */
            SIU_PCR_tag PCR402;       /* offset: 0x0364 size: 16 bit */
            SIU_PCR_tag PCR403;       /* offset: 0x0366 size: 16 bit */
            SIU_PCR_tag PCR404;       /* offset: 0x0368 size: 16 bit */
            SIU_PCR_tag PCR405;       /* offset: 0x036A size: 16 bit */
            SIU_PCR_tag PCR406;       /* offset: 0x036C size: 16 bit */
            SIU_PCR_tag PCR407;       /* offset: 0x036E size: 16 bit */
            SIU_PCR_tag PCR408;       /* offset: 0x0370 size: 16 bit */
            SIU_PCR_tag PCR409;       /* offset: 0x0372 size: 16 bit */
            SIU_PCR_tag PCR410;       /* offset: 0x0374 size: 16 bit */
            SIU_PCR_tag PCR411;       /* offset: 0x0376 size: 16 bit */
            SIU_PCR_tag PCR412;       /* offset: 0x0378 size: 16 bit */
            SIU_PCR_tag PCR413;       /* offset: 0x037A size: 16 bit */
            SIU_PCR_tag PCR414;       /* offset: 0x037C size: 16 bit */
            SIU_PCR_tag PCR415;       /* offset: 0x037E size: 16 bit */
            SIU_PCR_tag PCR416;       /* offset: 0x0380 size: 16 bit */
            SIU_PCR_tag PCR417;       /* offset: 0x0382 size: 16 bit */
            SIU_PCR_tag PCR418;       /* offset: 0x0384 size: 16 bit */
            SIU_PCR_tag PCR419;       /* offset: 0x0386 size: 16 bit */
            SIU_PCR_tag PCR420;       /* offset: 0x0388 size: 16 bit */
            SIU_PCR_tag PCR421;       /* offset: 0x038A size: 16 bit */
            SIU_PCR_tag PCR422;       /* offset: 0x038C size: 16 bit */
            SIU_PCR_tag PCR423;       /* offset: 0x038E size: 16 bit */
            SIU_PCR_tag PCR424;       /* offset: 0x0390 size: 16 bit */
            SIU_PCR_tag PCR425;       /* offset: 0x0392 size: 16 bit */
            SIU_PCR_tag PCR426;       /* offset: 0x0394 size: 16 bit */
            SIU_PCR_tag PCR427;       /* offset: 0x0396 size: 16 bit */
            SIU_PCR_tag PCR428;       /* offset: 0x0398 size: 16 bit */
            SIU_PCR_tag PCR429;       /* offset: 0x039A size: 16 bit */
            SIU_PCR_tag PCR430;       /* offset: 0x039C size: 16 bit */
            SIU_PCR_tag PCR431;       /* offset: 0x039E size: 16 bit */
            SIU_PCR_tag PCR432;       /* offset: 0x03A0 size: 16 bit */
            SIU_PCR_tag PCR433;       /* offset: 0x03A2 size: 16 bit */
            SIU_PCR_tag PCR434;       /* offset: 0x03A4 size: 16 bit */
            SIU_PCR_tag PCR435;       /* offset: 0x03A6 size: 16 bit */
            SIU_PCR_tag PCR436;       /* offset: 0x03A8 size: 16 bit */
            SIU_PCR_tag PCR437;       /* offset: 0x03AA size: 16 bit */
            SIU_PCR_tag PCR438;       /* offset: 0x03AC size: 16 bit */
            SIU_PCR_tag PCR439;       /* offset: 0x03AE size: 16 bit */
            SIU_PCR_tag PCR440;       /* offset: 0x03B0 size: 16 bit */
            SIU_PCR_tag PCR441;       /* offset: 0x03B2 size: 16 bit */
            SIU_PCR_tag PCR442;       /* offset: 0x03B4 size: 16 bit */
            SIU_PCR_tag PCR443;       /* offset: 0x03B6 size: 16 bit */
            SIU_PCR_tag PCR444;       /* offset: 0x03B8 size: 16 bit */
            SIU_PCR_tag PCR445;       /* offset: 0x03BA size: 16 bit */
            SIU_PCR_tag PCR446;       /* offset: 0x03BC size: 16 bit */
            SIU_PCR_tag PCR447;       /* offset: 0x03BE size: 16 bit */
            SIU_PCR_tag PCR448;       /* offset: 0x03C0 size: 16 bit */
            SIU_PCR_tag PCR449;       /* offset: 0x03C2 size: 16 bit */
            SIU_PCR_tag PCR450;       /* offset: 0x03C4 size: 16 bit */
            SIU_PCR_tag PCR451;       /* offset: 0x03C6 size: 16 bit */
            SIU_PCR_tag PCR452;       /* offset: 0x03C8 size: 16 bit */
            SIU_PCR_tag PCR453;       /* offset: 0x03CA size: 16 bit */
            SIU_PCR_tag PCR454;       /* offset: 0x03CC size: 16 bit */
            SIU_PCR_tag PCR455;       /* offset: 0x03CE size: 16 bit */
            SIU_PCR_tag PCR456;       /* offset: 0x03D0 size: 16 bit */
            SIU_PCR_tag PCR457;       /* offset: 0x03D2 size: 16 bit */
            SIU_PCR_tag PCR458;       /* offset: 0x03D4 size: 16 bit */
            SIU_PCR_tag PCR459;       /* offset: 0x03D6 size: 16 bit */
            SIU_PCR_tag PCR460;       /* offset: 0x03D8 size: 16 bit */
            SIU_PCR_tag PCR461;       /* offset: 0x03DA size: 16 bit */
            SIU_PCR_tag PCR462;       /* offset: 0x03DC size: 16 bit */
            SIU_PCR_tag PCR463;       /* offset: 0x03DE size: 16 bit */
            SIU_PCR_tag PCR464;       /* offset: 0x03E0 size: 16 bit */
            SIU_PCR_tag PCR465;       /* offset: 0x03E2 size: 16 bit */
            SIU_PCR_tag PCR466;       /* offset: 0x03E4 size: 16 bit */
            SIU_PCR_tag PCR467;       /* offset: 0x03E6 size: 16 bit */
            SIU_PCR_tag PCR468;       /* offset: 0x03E8 size: 16 bit */
            SIU_PCR_tag PCR469;       /* offset: 0x03EA size: 16 bit */
            SIU_PCR_tag PCR470;       /* offset: 0x03EC size: 16 bit */
            SIU_PCR_tag PCR471;       /* offset: 0x03EE size: 16 bit */
            SIU_PCR_tag PCR472;       /* offset: 0x03F0 size: 16 bit */
            SIU_PCR_tag PCR473;       /* offset: 0x03F2 size: 16 bit */
            SIU_PCR_tag PCR474;       /* offset: 0x03F4 size: 16 bit */
            SIU_PCR_tag PCR475;       /* offset: 0x03F6 size: 16 bit */
            SIU_PCR_tag PCR476;       /* offset: 0x03F8 size: 16 bit */
            SIU_PCR_tag PCR477;       /* offset: 0x03FA size: 16 bit */
            SIU_PCR_tag PCR478;       /* offset: 0x03FC size: 16 bit */
            SIU_PCR_tag PCR479;       /* offset: 0x03FE size: 16 bit */
            SIU_PCR_tag PCR480;       /* offset: 0x0400 size: 16 bit */
            SIU_PCR_tag PCR481;       /* offset: 0x0402 size: 16 bit */
            SIU_PCR_tag PCR482;       /* offset: 0x0404 size: 16 bit */
            SIU_PCR_tag PCR483;       /* offset: 0x0406 size: 16 bit */
            SIU_PCR_tag PCR484;       /* offset: 0x0408 size: 16 bit */
            SIU_PCR_tag PCR485;       /* offset: 0x040A size: 16 bit */
            SIU_PCR_tag PCR486;       /* offset: 0x040C size: 16 bit */
            SIU_PCR_tag PCR487;       /* offset: 0x040E size: 16 bit */
            SIU_PCR_tag PCR488;       /* offset: 0x0410 size: 16 bit */
            SIU_PCR_tag PCR489;       /* offset: 0x0412 size: 16 bit */
            SIU_PCR_tag PCR490;       /* offset: 0x0414 size: 16 bit */
            SIU_PCR_tag PCR491;       /* offset: 0x0416 size: 16 bit */
            SIU_PCR_tag PCR492;       /* offset: 0x0418 size: 16 bit */
            SIU_PCR_tag PCR493;       /* offset: 0x041A size: 16 bit */
            SIU_PCR_tag PCR494;       /* offset: 0x041C size: 16 bit */
            SIU_PCR_tag PCR495;       /* offset: 0x041E size: 16 bit */
            SIU_PCR_tag PCR496;       /* offset: 0x0420 size: 16 bit */
            SIU_PCR_tag PCR497;       /* offset: 0x0422 size: 16 bit */
            SIU_PCR_tag PCR498;       /* offset: 0x0424 size: 16 bit */
            SIU_PCR_tag PCR499;       /* offset: 0x0426 size: 16 bit */
            SIU_PCR_tag PCR500;       /* offset: 0x0428 size: 16 bit */
            SIU_PCR_tag PCR501;       /* offset: 0x042A size: 16 bit */
            SIU_PCR_tag PCR502;       /* offset: 0x042C size: 16 bit */
            SIU_PCR_tag PCR503;       /* offset: 0x042E size: 16 bit */
            SIU_PCR_tag PCR504;       /* offset: 0x0430 size: 16 bit */
            SIU_PCR_tag PCR505;       /* offset: 0x0432 size: 16 bit */
            SIU_PCR_tag PCR506;       /* offset: 0x0434 size: 16 bit */
            SIU_PCR_tag PCR507;       /* offset: 0x0436 size: 16 bit */
            SIU_PCR_tag PCR508;       /* offset: 0x0438 size: 16 bit */
            SIU_PCR_tag PCR509;       /* offset: 0x043A size: 16 bit */
            SIU_PCR_tag PCR510;       /* offset: 0x043C size: 16 bit */
            SIU_PCR_tag PCR511;       /* offset: 0x043E size: 16 bit */
         };

      };
      int8_t SIUL_reserved_0440_C[192];
      union {
                          /* PSMI - Pad Selection for Multiplexed Inputs */
         SIUL_PSMI_32B_tag PSMI_32B[64];   /* offset: 0x0500  (0x0004 x 64) */

                          /* PSMI - Pad Selection for Multiplexed Inputs */
         SIUL_PSMI_8B_tag PSMI[256];       /* offset: 0x0500  (0x0001 x 256) */

         struct {
                          /* PSMI - Pad Selection for Multiplexed Inputs */
            SIUL_PSMI_32B_tag PSMI0_3;     /* offset: 0x0500 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI4_7;     /* offset: 0x0504 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI8_11;    /* offset: 0x0508 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI12_15;   /* offset: 0x050C size: 32 bit */
            SIUL_PSMI_32B_tag PSMI16_19;   /* offset: 0x0510 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI20_23;   /* offset: 0x0514 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI24_27;   /* offset: 0x0518 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI28_31;   /* offset: 0x051C size: 32 bit */
            SIUL_PSMI_32B_tag PSMI32_35;   /* offset: 0x0520 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI36_39;   /* offset: 0x0524 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI40_43;   /* offset: 0x0528 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI44_47;   /* offset: 0x052C size: 32 bit */
            SIUL_PSMI_32B_tag PSMI48_51;   /* offset: 0x0530 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI52_55;   /* offset: 0x0534 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI56_59;   /* offset: 0x0538 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI60_63;   /* offset: 0x053C size: 32 bit */
            SIUL_PSMI_32B_tag PSMI64_67;   /* offset: 0x0540 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI68_71;   /* offset: 0x0544 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI72_75;   /* offset: 0x0548 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI76_79;   /* offset: 0x054C size: 32 bit */
            SIUL_PSMI_32B_tag PSMI80_83;   /* offset: 0x0550 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI84_87;   /* offset: 0x0554 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI88_91;   /* offset: 0x0558 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI92_95;   /* offset: 0x055C size: 32 bit */
            SIUL_PSMI_32B_tag PSMI96_99;   /* offset: 0x0560 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI100_103;  /* offset: 0x0564 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI104_107;  /* offset: 0x0568 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI108_111;  /* offset: 0x056C size: 32 bit */
            SIUL_PSMI_32B_tag PSMI112_115;  /* offset: 0x0570 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI116_119;  /* offset: 0x0574 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI120_123;  /* offset: 0x0578 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI124_127;  /* offset: 0x057C size: 32 bit */
            SIUL_PSMI_32B_tag PSMI128_131;  /* offset: 0x0580 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI132_135;  /* offset: 0x0584 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI136_139;  /* offset: 0x0588 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI140_143;  /* offset: 0x058C size: 32 bit */
            SIUL_PSMI_32B_tag PSMI144_147;  /* offset: 0x0590 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI148_151;  /* offset: 0x0594 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI152_155;  /* offset: 0x0598 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI156_159;  /* offset: 0x059C size: 32 bit */
            SIUL_PSMI_32B_tag PSMI160_163;  /* offset: 0x05A0 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI164_167;  /* offset: 0x05A4 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI168_171;  /* offset: 0x05A8 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI172_175;  /* offset: 0x05AC size: 32 bit */
            SIUL_PSMI_32B_tag PSMI176_179;  /* offset: 0x05B0 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI180_183;  /* offset: 0x05B4 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI184_187;  /* offset: 0x05B8 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI188_191;  /* offset: 0x05BC size: 32 bit */
            SIUL_PSMI_32B_tag PSMI192_195;  /* offset: 0x05C0 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI196_199;  /* offset: 0x05C4 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI200_203;  /* offset: 0x05C8 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI204_207;  /* offset: 0x05CC size: 32 bit */
            SIUL_PSMI_32B_tag PSMI208_211;  /* offset: 0x05D0 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI212_215;  /* offset: 0x05D4 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI216_219;  /* offset: 0x05D8 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI220_223;  /* offset: 0x05DC size: 32 bit */
            SIUL_PSMI_32B_tag PSMI224_227;  /* offset: 0x05E0 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI228_231;  /* offset: 0x05E4 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI232_235;  /* offset: 0x05E8 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI236_239;  /* offset: 0x05EC size: 32 bit */
            SIUL_PSMI_32B_tag PSMI240_243;  /* offset: 0x05F0 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI244_247;  /* offset: 0x05F4 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI248_251;  /* offset: 0x05F8 size: 32 bit */
            SIUL_PSMI_32B_tag PSMI252_255;  /* offset: 0x05FC size: 32 bit */
         };

         struct {
                          /* PSMI - Pad Selection for Multiplexed Inputs */
            SIUL_PSMI_8B_tag PSMI0;        /* offset: 0x0500 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI1;        /* offset: 0x0501 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI2;        /* offset: 0x0502 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI3;        /* offset: 0x0503 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI4;        /* offset: 0x0504 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI5;        /* offset: 0x0505 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI6;        /* offset: 0x0506 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI7;        /* offset: 0x0507 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI8;        /* offset: 0x0508 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI9;        /* offset: 0x0509 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI10;       /* offset: 0x050A size: 8 bit */
            SIUL_PSMI_8B_tag PSMI11;       /* offset: 0x050B size: 8 bit */
            SIUL_PSMI_8B_tag PSMI12;       /* offset: 0x050C size: 8 bit */
            SIUL_PSMI_8B_tag PSMI13;       /* offset: 0x050D size: 8 bit */
            SIUL_PSMI_8B_tag PSMI14;       /* offset: 0x050E size: 8 bit */
            SIUL_PSMI_8B_tag PSMI15;       /* offset: 0x050F size: 8 bit */
            SIUL_PSMI_8B_tag PSMI16;       /* offset: 0x0510 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI17;       /* offset: 0x0511 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI18;       /* offset: 0x0512 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI19;       /* offset: 0x0513 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI20;       /* offset: 0x0514 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI21;       /* offset: 0x0515 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI22;       /* offset: 0x0516 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI23;       /* offset: 0x0517 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI24;       /* offset: 0x0518 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI25;       /* offset: 0x0519 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI26;       /* offset: 0x051A size: 8 bit */
            SIUL_PSMI_8B_tag PSMI27;       /* offset: 0x051B size: 8 bit */
            SIUL_PSMI_8B_tag PSMI28;       /* offset: 0x051C size: 8 bit */
            SIUL_PSMI_8B_tag PSMI29;       /* offset: 0x051D size: 8 bit */
            SIUL_PSMI_8B_tag PSMI30;       /* offset: 0x051E size: 8 bit */
            SIUL_PSMI_8B_tag PSMI31;       /* offset: 0x051F size: 8 bit */
            SIUL_PSMI_8B_tag PSMI32;       /* offset: 0x0520 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI33;       /* offset: 0x0521 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI34;       /* offset: 0x0522 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI35;       /* offset: 0x0523 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI36;       /* offset: 0x0524 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI37;       /* offset: 0x0525 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI38;       /* offset: 0x0526 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI39;       /* offset: 0x0527 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI40;       /* offset: 0x0528 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI41;       /* offset: 0x0529 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI42;       /* offset: 0x052A size: 8 bit */
            SIUL_PSMI_8B_tag PSMI43;       /* offset: 0x052B size: 8 bit */
            SIUL_PSMI_8B_tag PSMI44;       /* offset: 0x052C size: 8 bit */
            SIUL_PSMI_8B_tag PSMI45;       /* offset: 0x052D size: 8 bit */
            SIUL_PSMI_8B_tag PSMI46;       /* offset: 0x052E size: 8 bit */
            SIUL_PSMI_8B_tag PSMI47;       /* offset: 0x052F size: 8 bit */
            SIUL_PSMI_8B_tag PSMI48;       /* offset: 0x0530 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI49;       /* offset: 0x0531 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI50;       /* offset: 0x0532 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI51;       /* offset: 0x0533 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI52;       /* offset: 0x0534 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI53;       /* offset: 0x0535 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI54;       /* offset: 0x0536 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI55;       /* offset: 0x0537 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI56;       /* offset: 0x0538 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI57;       /* offset: 0x0539 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI58;       /* offset: 0x053A size: 8 bit */
            SIUL_PSMI_8B_tag PSMI59;       /* offset: 0x053B size: 8 bit */
            SIUL_PSMI_8B_tag PSMI60;       /* offset: 0x053C size: 8 bit */
            SIUL_PSMI_8B_tag PSMI61;       /* offset: 0x053D size: 8 bit */
            SIUL_PSMI_8B_tag PSMI62;       /* offset: 0x053E size: 8 bit */
            SIUL_PSMI_8B_tag PSMI63;       /* offset: 0x053F size: 8 bit */
            SIUL_PSMI_8B_tag PSMI64;       /* offset: 0x0540 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI65;       /* offset: 0x0541 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI66;       /* offset: 0x0542 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI67;       /* offset: 0x0543 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI68;       /* offset: 0x0544 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI69;       /* offset: 0x0545 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI70;       /* offset: 0x0546 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI71;       /* offset: 0x0547 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI72;       /* offset: 0x0548 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI73;       /* offset: 0x0549 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI74;       /* offset: 0x054A size: 8 bit */
            SIUL_PSMI_8B_tag PSMI75;       /* offset: 0x054B size: 8 bit */
            SIUL_PSMI_8B_tag PSMI76;       /* offset: 0x054C size: 8 bit */
            SIUL_PSMI_8B_tag PSMI77;       /* offset: 0x054D size: 8 bit */
            SIUL_PSMI_8B_tag PSMI78;       /* offset: 0x054E size: 8 bit */
            SIUL_PSMI_8B_tag PSMI79;       /* offset: 0x054F size: 8 bit */
            SIUL_PSMI_8B_tag PSMI80;       /* offset: 0x0550 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI81;       /* offset: 0x0551 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI82;       /* offset: 0x0552 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI83;       /* offset: 0x0553 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI84;       /* offset: 0x0554 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI85;       /* offset: 0x0555 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI86;       /* offset: 0x0556 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI87;       /* offset: 0x0557 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI88;       /* offset: 0x0558 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI89;       /* offset: 0x0559 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI90;       /* offset: 0x055A size: 8 bit */
            SIUL_PSMI_8B_tag PSMI91;       /* offset: 0x055B size: 8 bit */
            SIUL_PSMI_8B_tag PSMI92;       /* offset: 0x055C size: 8 bit */
            SIUL_PSMI_8B_tag PSMI93;       /* offset: 0x055D size: 8 bit */
            SIUL_PSMI_8B_tag PSMI94;       /* offset: 0x055E size: 8 bit */
            SIUL_PSMI_8B_tag PSMI95;       /* offset: 0x055F size: 8 bit */
            SIUL_PSMI_8B_tag PSMI96;       /* offset: 0x0560 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI97;       /* offset: 0x0561 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI98;       /* offset: 0x0562 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI99;       /* offset: 0x0563 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI100;      /* offset: 0x0564 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI101;      /* offset: 0x0565 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI102;      /* offset: 0x0566 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI103;      /* offset: 0x0567 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI104;      /* offset: 0x0568 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI105;      /* offset: 0x0569 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI106;      /* offset: 0x056A size: 8 bit */
            SIUL_PSMI_8B_tag PSMI107;      /* offset: 0x056B size: 8 bit */
            SIUL_PSMI_8B_tag PSMI108;      /* offset: 0x056C size: 8 bit */
            SIUL_PSMI_8B_tag PSMI109;      /* offset: 0x056D size: 8 bit */
            SIUL_PSMI_8B_tag PSMI110;      /* offset: 0x056E size: 8 bit */
            SIUL_PSMI_8B_tag PSMI111;      /* offset: 0x056F size: 8 bit */
            SIUL_PSMI_8B_tag PSMI112;      /* offset: 0x0570 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI113;      /* offset: 0x0571 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI114;      /* offset: 0x0572 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI115;      /* offset: 0x0573 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI116;      /* offset: 0x0574 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI117;      /* offset: 0x0575 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI118;      /* offset: 0x0576 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI119;      /* offset: 0x0577 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI120;      /* offset: 0x0578 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI121;      /* offset: 0x0579 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI122;      /* offset: 0x057A size: 8 bit */
            SIUL_PSMI_8B_tag PSMI123;      /* offset: 0x057B size: 8 bit */
            SIUL_PSMI_8B_tag PSMI124;      /* offset: 0x057C size: 8 bit */
            SIUL_PSMI_8B_tag PSMI125;      /* offset: 0x057D size: 8 bit */
            SIUL_PSMI_8B_tag PSMI126;      /* offset: 0x057E size: 8 bit */
            SIUL_PSMI_8B_tag PSMI127;      /* offset: 0x057F size: 8 bit */
            SIUL_PSMI_8B_tag PSMI128;      /* offset: 0x0580 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI129;      /* offset: 0x0581 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI130;      /* offset: 0x0582 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI131;      /* offset: 0x0583 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI132;      /* offset: 0x0584 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI133;      /* offset: 0x0585 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI134;      /* offset: 0x0586 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI135;      /* offset: 0x0587 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI136;      /* offset: 0x0588 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI137;      /* offset: 0x0589 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI138;      /* offset: 0x058A size: 8 bit */
            SIUL_PSMI_8B_tag PSMI139;      /* offset: 0x058B size: 8 bit */
            SIUL_PSMI_8B_tag PSMI140;      /* offset: 0x058C size: 8 bit */
            SIUL_PSMI_8B_tag PSMI141;      /* offset: 0x058D size: 8 bit */
            SIUL_PSMI_8B_tag PSMI142;      /* offset: 0x058E size: 8 bit */
            SIUL_PSMI_8B_tag PSMI143;      /* offset: 0x058F size: 8 bit */
            SIUL_PSMI_8B_tag PSMI144;      /* offset: 0x0590 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI145;      /* offset: 0x0591 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI146;      /* offset: 0x0592 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI147;      /* offset: 0x0593 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI148;      /* offset: 0x0594 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI149;      /* offset: 0x0595 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI150;      /* offset: 0x0596 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI151;      /* offset: 0x0597 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI152;      /* offset: 0x0598 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI153;      /* offset: 0x0599 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI154;      /* offset: 0x059A size: 8 bit */
            SIUL_PSMI_8B_tag PSMI155;      /* offset: 0x059B size: 8 bit */
            SIUL_PSMI_8B_tag PSMI156;      /* offset: 0x059C size: 8 bit */
            SIUL_PSMI_8B_tag PSMI157;      /* offset: 0x059D size: 8 bit */
            SIUL_PSMI_8B_tag PSMI158;      /* offset: 0x059E size: 8 bit */
            SIUL_PSMI_8B_tag PSMI159;      /* offset: 0x059F size: 8 bit */
            SIUL_PSMI_8B_tag PSMI160;      /* offset: 0x05A0 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI161;      /* offset: 0x05A1 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI162;      /* offset: 0x05A2 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI163;      /* offset: 0x05A3 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI164;      /* offset: 0x05A4 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI165;      /* offset: 0x05A5 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI166;      /* offset: 0x05A6 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI167;      /* offset: 0x05A7 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI168;      /* offset: 0x05A8 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI169;      /* offset: 0x05A9 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI170;      /* offset: 0x05AA size: 8 bit */
            SIUL_PSMI_8B_tag PSMI171;      /* offset: 0x05AB size: 8 bit */
            SIUL_PSMI_8B_tag PSMI172;      /* offset: 0x05AC size: 8 bit */
            SIUL_PSMI_8B_tag PSMI173;      /* offset: 0x05AD size: 8 bit */
            SIUL_PSMI_8B_tag PSMI174;      /* offset: 0x05AE size: 8 bit */
            SIUL_PSMI_8B_tag PSMI175;      /* offset: 0x05AF size: 8 bit */
            SIUL_PSMI_8B_tag PSMI176;      /* offset: 0x05B0 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI177;      /* offset: 0x05B1 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI178;      /* offset: 0x05B2 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI179;      /* offset: 0x05B3 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI180;      /* offset: 0x05B4 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI181;      /* offset: 0x05B5 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI182;      /* offset: 0x05B6 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI183;      /* offset: 0x05B7 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI184;      /* offset: 0x05B8 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI185;      /* offset: 0x05B9 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI186;      /* offset: 0x05BA size: 8 bit */
            SIUL_PSMI_8B_tag PSMI187;      /* offset: 0x05BB size: 8 bit */
            SIUL_PSMI_8B_tag PSMI188;      /* offset: 0x05BC size: 8 bit */
            SIUL_PSMI_8B_tag PSMI189;      /* offset: 0x05BD size: 8 bit */
            SIUL_PSMI_8B_tag PSMI190;      /* offset: 0x05BE size: 8 bit */
            SIUL_PSMI_8B_tag PSMI191;      /* offset: 0x05BF size: 8 bit */
            SIUL_PSMI_8B_tag PSMI192;      /* offset: 0x05C0 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI193;      /* offset: 0x05C1 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI194;      /* offset: 0x05C2 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI195;      /* offset: 0x05C3 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI196;      /* offset: 0x05C4 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI197;      /* offset: 0x05C5 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI198;      /* offset: 0x05C6 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI199;      /* offset: 0x05C7 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI200;      /* offset: 0x05C8 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI201;      /* offset: 0x05C9 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI202;      /* offset: 0x05CA size: 8 bit */
            SIUL_PSMI_8B_tag PSMI203;      /* offset: 0x05CB size: 8 bit */
            SIUL_PSMI_8B_tag PSMI204;      /* offset: 0x05CC size: 8 bit */
            SIUL_PSMI_8B_tag PSMI205;      /* offset: 0x05CD size: 8 bit */
            SIUL_PSMI_8B_tag PSMI206;      /* offset: 0x05CE size: 8 bit */
            SIUL_PSMI_8B_tag PSMI207;      /* offset: 0x05CF size: 8 bit */
            SIUL_PSMI_8B_tag PSMI208;      /* offset: 0x05D0 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI209;      /* offset: 0x05D1 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI210;      /* offset: 0x05D2 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI211;      /* offset: 0x05D3 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI212;      /* offset: 0x05D4 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI213;      /* offset: 0x05D5 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI214;      /* offset: 0x05D6 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI215;      /* offset: 0x05D7 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI216;      /* offset: 0x05D8 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI217;      /* offset: 0x05D9 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI218;      /* offset: 0x05DA size: 8 bit */
            SIUL_PSMI_8B_tag PSMI219;      /* offset: 0x05DB size: 8 bit */
            SIUL_PSMI_8B_tag PSMI220;      /* offset: 0x05DC size: 8 bit */
            SIUL_PSMI_8B_tag PSMI221;      /* offset: 0x05DD size: 8 bit */
            SIUL_PSMI_8B_tag PSMI222;      /* offset: 0x05DE size: 8 bit */
            SIUL_PSMI_8B_tag PSMI223;      /* offset: 0x05DF size: 8 bit */
            SIUL_PSMI_8B_tag PSMI224;      /* offset: 0x05E0 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI225;      /* offset: 0x05E1 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI226;      /* offset: 0x05E2 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI227;      /* offset: 0x05E3 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI228;      /* offset: 0x05E4 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI229;      /* offset: 0x05E5 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI230;      /* offset: 0x05E6 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI231;      /* offset: 0x05E7 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI232;      /* offset: 0x05E8 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI233;      /* offset: 0x05E9 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI234;      /* offset: 0x05EA size: 8 bit */
            SIUL_PSMI_8B_tag PSMI235;      /* offset: 0x05EB size: 8 bit */
            SIUL_PSMI_8B_tag PSMI236;      /* offset: 0x05EC size: 8 bit */
            SIUL_PSMI_8B_tag PSMI237;      /* offset: 0x05ED size: 8 bit */
            SIUL_PSMI_8B_tag PSMI238;      /* offset: 0x05EE size: 8 bit */
            SIUL_PSMI_8B_tag PSMI239;      /* offset: 0x05EF size: 8 bit */
            SIUL_PSMI_8B_tag PSMI240;      /* offset: 0x05F0 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI241;      /* offset: 0x05F1 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI242;      /* offset: 0x05F2 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI243;      /* offset: 0x05F3 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI244;      /* offset: 0x05F4 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI245;      /* offset: 0x05F5 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI246;      /* offset: 0x05F6 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI247;      /* offset: 0x05F7 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI248;      /* offset: 0x05F8 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI249;      /* offset: 0x05F9 size: 8 bit */
            SIUL_PSMI_8B_tag PSMI250;      /* offset: 0x05FA size: 8 bit */
            SIUL_PSMI_8B_tag PSMI251;      /* offset: 0x05FB size: 8 bit */
            SIUL_PSMI_8B_tag PSMI252;      /* offset: 0x05FC size: 8 bit */
            SIUL_PSMI_8B_tag PSMI253;      /* offset: 0x05FD size: 8 bit */
            SIUL_PSMI_8B_tag PSMI254;      /* offset: 0x05FE size: 8 bit */
            SIUL_PSMI_8B_tag PSMI255;      /* offset: 0x05FF size: 8 bit */
         };

      };
      union {
                                 /* GPDO - GPIO Pad Data Output Register */
         SIUL_GPDO_32B_tag GPDO_32B[128];  /* offset: 0x0600  (0x0004 x 128) */

                                 /* GPDO - GPIO Pad Data Output Register */
         SIUL_GPDO_8B_tag GPDO[512];       /* offset: 0x0600  (0x0001 x 512) */

         struct {
                                 /* GPDO - GPIO Pad Data Output Register */
            SIUL_GPDO_32B_tag GPDO0_3;     /* offset: 0x0600 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO4_7;     /* offset: 0x0604 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO8_11;    /* offset: 0x0608 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO12_15;   /* offset: 0x060C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO16_19;   /* offset: 0x0610 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO20_23;   /* offset: 0x0614 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO24_27;   /* offset: 0x0618 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO28_31;   /* offset: 0x061C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO32_35;   /* offset: 0x0620 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO36_39;   /* offset: 0x0624 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO40_43;   /* offset: 0x0628 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO44_47;   /* offset: 0x062C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO48_51;   /* offset: 0x0630 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO52_55;   /* offset: 0x0634 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO56_59;   /* offset: 0x0638 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO60_63;   /* offset: 0x063C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO64_67;   /* offset: 0x0640 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO68_71;   /* offset: 0x0644 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO72_75;   /* offset: 0x0648 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO76_79;   /* offset: 0x064C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO80_83;   /* offset: 0x0650 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO84_87;   /* offset: 0x0654 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO88_91;   /* offset: 0x0658 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO92_95;   /* offset: 0x065C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO96_99;   /* offset: 0x0660 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO100_103;  /* offset: 0x0664 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO104_107;  /* offset: 0x0668 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO108_111;  /* offset: 0x066C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO112_115;  /* offset: 0x0670 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO116_119;  /* offset: 0x0674 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO120_123;  /* offset: 0x0678 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO124_127;  /* offset: 0x067C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO128_131;  /* offset: 0x0680 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO132_135;  /* offset: 0x0684 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO136_139;  /* offset: 0x0688 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO140_143;  /* offset: 0x068C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO144_147;  /* offset: 0x0690 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO148_151;  /* offset: 0x0694 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO152_155;  /* offset: 0x0698 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO156_159;  /* offset: 0x069C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO160_163;  /* offset: 0x06A0 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO164_167;  /* offset: 0x06A4 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO168_171;  /* offset: 0x06A8 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO172_175;  /* offset: 0x06AC size: 32 bit */
            SIUL_GPDO_32B_tag GPDO176_179;  /* offset: 0x06B0 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO180_183;  /* offset: 0x06B4 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO184_187;  /* offset: 0x06B8 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO188_191;  /* offset: 0x06BC size: 32 bit */
            SIUL_GPDO_32B_tag GPDO192_195;  /* offset: 0x06C0 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO196_199;  /* offset: 0x06C4 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO200_203;  /* offset: 0x06C8 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO204_207;  /* offset: 0x06CC size: 32 bit */
            SIUL_GPDO_32B_tag GPDO208_211;  /* offset: 0x06D0 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO212_215;  /* offset: 0x06D4 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO216_219;  /* offset: 0x06D8 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO220_223;  /* offset: 0x06DC size: 32 bit */
            SIUL_GPDO_32B_tag GPDO224_227;  /* offset: 0x06E0 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO228_231;  /* offset: 0x06E4 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO232_235;  /* offset: 0x06E8 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO236_239;  /* offset: 0x06EC size: 32 bit */
            SIUL_GPDO_32B_tag GPDO240_243;  /* offset: 0x06F0 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO244_247;  /* offset: 0x06F4 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO248_251;  /* offset: 0x06F8 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO252_255;  /* offset: 0x06FC size: 32 bit */
            SIUL_GPDO_32B_tag GPDO256_259;  /* offset: 0x0700 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO260_263;  /* offset: 0x0704 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO264_267;  /* offset: 0x0708 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO268_271;  /* offset: 0x070C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO272_275;  /* offset: 0x0710 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO276_279;  /* offset: 0x0714 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO280_283;  /* offset: 0x0718 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO284_287;  /* offset: 0x071C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO288_291;  /* offset: 0x0720 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO292_295;  /* offset: 0x0724 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO296_299;  /* offset: 0x0728 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO300_303;  /* offset: 0x072C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO304_307;  /* offset: 0x0730 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO308_311;  /* offset: 0x0734 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO312_315;  /* offset: 0x0738 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO316_319;  /* offset: 0x073C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO320_323;  /* offset: 0x0740 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO324_327;  /* offset: 0x0744 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO328_331;  /* offset: 0x0748 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO332_335;  /* offset: 0x074C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO336_339;  /* offset: 0x0750 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO340_343;  /* offset: 0x0754 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO344_347;  /* offset: 0x0758 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO348_351;  /* offset: 0x075C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO352_355;  /* offset: 0x0760 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO356_359;  /* offset: 0x0764 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO360_363;  /* offset: 0x0768 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO364_367;  /* offset: 0x076C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO368_371;  /* offset: 0x0770 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO372_375;  /* offset: 0x0774 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO376_379;  /* offset: 0x0778 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO380_383;  /* offset: 0x077C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO384_387;  /* offset: 0x0780 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO388_391;  /* offset: 0x0784 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO392_395;  /* offset: 0x0788 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO396_399;  /* offset: 0x078C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO400_403;  /* offset: 0x0790 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO404_407;  /* offset: 0x0794 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO408_411;  /* offset: 0x0798 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO412_415;  /* offset: 0x079C size: 32 bit */
            SIUL_GPDO_32B_tag GPDO416_419;  /* offset: 0x07A0 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO420_423;  /* offset: 0x07A4 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO424_427;  /* offset: 0x07A8 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO428_431;  /* offset: 0x07AC size: 32 bit */
            SIUL_GPDO_32B_tag GPDO432_435;  /* offset: 0x07B0 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO436_439;  /* offset: 0x07B4 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO440_443;  /* offset: 0x07B8 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO444_447;  /* offset: 0x07BC size: 32 bit */
            SIUL_GPDO_32B_tag GPDO448_451;  /* offset: 0x07C0 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO452_455;  /* offset: 0x07C4 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO456_459;  /* offset: 0x07C8 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO460_463;  /* offset: 0x07CC size: 32 bit */
            SIUL_GPDO_32B_tag GPDO464_467;  /* offset: 0x07D0 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO468_471;  /* offset: 0x07D4 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO472_475;  /* offset: 0x07D8 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO476_479;  /* offset: 0x07DC size: 32 bit */
            SIUL_GPDO_32B_tag GPDO480_483;  /* offset: 0x07E0 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO484_487;  /* offset: 0x07E4 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO488_491;  /* offset: 0x07E8 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO492_495;  /* offset: 0x07EC size: 32 bit */
            SIUL_GPDO_32B_tag GPDO496_499;  /* offset: 0x07F0 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO500_503;  /* offset: 0x07F4 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO504_507;  /* offset: 0x07F8 size: 32 bit */
            SIUL_GPDO_32B_tag GPDO508_511;  /* offset: 0x07FC size: 32 bit */
         };

         struct {
                                 /* GPDO - GPIO Pad Data Output Register */
            SIUL_GPDO_8B_tag GPDO0;        /* offset: 0x0600 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO1;        /* offset: 0x0601 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO2;        /* offset: 0x0602 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO3;        /* offset: 0x0603 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO4;        /* offset: 0x0604 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO5;        /* offset: 0x0605 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO6;        /* offset: 0x0606 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO7;        /* offset: 0x0607 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO8;        /* offset: 0x0608 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO9;        /* offset: 0x0609 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO10;       /* offset: 0x060A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO11;       /* offset: 0x060B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO12;       /* offset: 0x060C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO13;       /* offset: 0x060D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO14;       /* offset: 0x060E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO15;       /* offset: 0x060F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO16;       /* offset: 0x0610 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO17;       /* offset: 0x0611 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO18;       /* offset: 0x0612 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO19;       /* offset: 0x0613 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO20;       /* offset: 0x0614 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO21;       /* offset: 0x0615 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO22;       /* offset: 0x0616 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO23;       /* offset: 0x0617 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO24;       /* offset: 0x0618 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO25;       /* offset: 0x0619 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO26;       /* offset: 0x061A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO27;       /* offset: 0x061B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO28;       /* offset: 0x061C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO29;       /* offset: 0x061D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO30;       /* offset: 0x061E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO31;       /* offset: 0x061F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO32;       /* offset: 0x0620 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO33;       /* offset: 0x0621 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO34;       /* offset: 0x0622 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO35;       /* offset: 0x0623 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO36;       /* offset: 0x0624 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO37;       /* offset: 0x0625 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO38;       /* offset: 0x0626 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO39;       /* offset: 0x0627 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO40;       /* offset: 0x0628 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO41;       /* offset: 0x0629 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO42;       /* offset: 0x062A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO43;       /* offset: 0x062B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO44;       /* offset: 0x062C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO45;       /* offset: 0x062D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO46;       /* offset: 0x062E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO47;       /* offset: 0x062F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO48;       /* offset: 0x0630 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO49;       /* offset: 0x0631 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO50;       /* offset: 0x0632 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO51;       /* offset: 0x0633 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO52;       /* offset: 0x0634 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO53;       /* offset: 0x0635 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO54;       /* offset: 0x0636 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO55;       /* offset: 0x0637 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO56;       /* offset: 0x0638 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO57;       /* offset: 0x0639 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO58;       /* offset: 0x063A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO59;       /* offset: 0x063B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO60;       /* offset: 0x063C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO61;       /* offset: 0x063D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO62;       /* offset: 0x063E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO63;       /* offset: 0x063F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO64;       /* offset: 0x0640 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO65;       /* offset: 0x0641 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO66;       /* offset: 0x0642 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO67;       /* offset: 0x0643 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO68;       /* offset: 0x0644 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO69;       /* offset: 0x0645 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO70;       /* offset: 0x0646 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO71;       /* offset: 0x0647 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO72;       /* offset: 0x0648 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO73;       /* offset: 0x0649 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO74;       /* offset: 0x064A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO75;       /* offset: 0x064B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO76;       /* offset: 0x064C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO77;       /* offset: 0x064D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO78;       /* offset: 0x064E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO79;       /* offset: 0x064F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO80;       /* offset: 0x0650 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO81;       /* offset: 0x0651 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO82;       /* offset: 0x0652 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO83;       /* offset: 0x0653 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO84;       /* offset: 0x0654 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO85;       /* offset: 0x0655 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO86;       /* offset: 0x0656 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO87;       /* offset: 0x0657 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO88;       /* offset: 0x0658 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO89;       /* offset: 0x0659 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO90;       /* offset: 0x065A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO91;       /* offset: 0x065B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO92;       /* offset: 0x065C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO93;       /* offset: 0x065D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO94;       /* offset: 0x065E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO95;       /* offset: 0x065F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO96;       /* offset: 0x0660 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO97;       /* offset: 0x0661 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO98;       /* offset: 0x0662 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO99;       /* offset: 0x0663 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO100;      /* offset: 0x0664 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO101;      /* offset: 0x0665 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO102;      /* offset: 0x0666 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO103;      /* offset: 0x0667 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO104;      /* offset: 0x0668 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO105;      /* offset: 0x0669 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO106;      /* offset: 0x066A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO107;      /* offset: 0x066B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO108;      /* offset: 0x066C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO109;      /* offset: 0x066D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO110;      /* offset: 0x066E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO111;      /* offset: 0x066F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO112;      /* offset: 0x0670 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO113;      /* offset: 0x0671 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO114;      /* offset: 0x0672 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO115;      /* offset: 0x0673 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO116;      /* offset: 0x0674 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO117;      /* offset: 0x0675 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO118;      /* offset: 0x0676 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO119;      /* offset: 0x0677 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO120;      /* offset: 0x0678 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO121;      /* offset: 0x0679 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO122;      /* offset: 0x067A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO123;      /* offset: 0x067B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO124;      /* offset: 0x067C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO125;      /* offset: 0x067D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO126;      /* offset: 0x067E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO127;      /* offset: 0x067F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO128;      /* offset: 0x0680 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO129;      /* offset: 0x0681 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO130;      /* offset: 0x0682 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO131;      /* offset: 0x0683 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO132;      /* offset: 0x0684 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO133;      /* offset: 0x0685 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO134;      /* offset: 0x0686 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO135;      /* offset: 0x0687 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO136;      /* offset: 0x0688 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO137;      /* offset: 0x0689 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO138;      /* offset: 0x068A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO139;      /* offset: 0x068B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO140;      /* offset: 0x068C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO141;      /* offset: 0x068D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO142;      /* offset: 0x068E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO143;      /* offset: 0x068F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO144;      /* offset: 0x0690 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO145;      /* offset: 0x0691 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO146;      /* offset: 0x0692 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO147;      /* offset: 0x0693 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO148;      /* offset: 0x0694 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO149;      /* offset: 0x0695 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO150;      /* offset: 0x0696 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO151;      /* offset: 0x0697 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO152;      /* offset: 0x0698 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO153;      /* offset: 0x0699 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO154;      /* offset: 0x069A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO155;      /* offset: 0x069B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO156;      /* offset: 0x069C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO157;      /* offset: 0x069D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO158;      /* offset: 0x069E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO159;      /* offset: 0x069F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO160;      /* offset: 0x06A0 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO161;      /* offset: 0x06A1 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO162;      /* offset: 0x06A2 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO163;      /* offset: 0x06A3 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO164;      /* offset: 0x06A4 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO165;      /* offset: 0x06A5 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO166;      /* offset: 0x06A6 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO167;      /* offset: 0x06A7 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO168;      /* offset: 0x06A8 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO169;      /* offset: 0x06A9 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO170;      /* offset: 0x06AA size: 8 bit */
            SIUL_GPDO_8B_tag GPDO171;      /* offset: 0x06AB size: 8 bit */
            SIUL_GPDO_8B_tag GPDO172;      /* offset: 0x06AC size: 8 bit */
            SIUL_GPDO_8B_tag GPDO173;      /* offset: 0x06AD size: 8 bit */
            SIUL_GPDO_8B_tag GPDO174;      /* offset: 0x06AE size: 8 bit */
            SIUL_GPDO_8B_tag GPDO175;      /* offset: 0x06AF size: 8 bit */
            SIUL_GPDO_8B_tag GPDO176;      /* offset: 0x06B0 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO177;      /* offset: 0x06B1 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO178;      /* offset: 0x06B2 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO179;      /* offset: 0x06B3 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO180;      /* offset: 0x06B4 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO181;      /* offset: 0x06B5 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO182;      /* offset: 0x06B6 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO183;      /* offset: 0x06B7 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO184;      /* offset: 0x06B8 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO185;      /* offset: 0x06B9 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO186;      /* offset: 0x06BA size: 8 bit */
            SIUL_GPDO_8B_tag GPDO187;      /* offset: 0x06BB size: 8 bit */
            SIUL_GPDO_8B_tag GPDO188;      /* offset: 0x06BC size: 8 bit */
            SIUL_GPDO_8B_tag GPDO189;      /* offset: 0x06BD size: 8 bit */
            SIUL_GPDO_8B_tag GPDO190;      /* offset: 0x06BE size: 8 bit */
            SIUL_GPDO_8B_tag GPDO191;      /* offset: 0x06BF size: 8 bit */
            SIUL_GPDO_8B_tag GPDO192;      /* offset: 0x06C0 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO193;      /* offset: 0x06C1 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO194;      /* offset: 0x06C2 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO195;      /* offset: 0x06C3 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO196;      /* offset: 0x06C4 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO197;      /* offset: 0x06C5 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO198;      /* offset: 0x06C6 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO199;      /* offset: 0x06C7 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO200;      /* offset: 0x06C8 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO201;      /* offset: 0x06C9 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO202;      /* offset: 0x06CA size: 8 bit */
            SIUL_GPDO_8B_tag GPDO203;      /* offset: 0x06CB size: 8 bit */
            SIUL_GPDO_8B_tag GPDO204;      /* offset: 0x06CC size: 8 bit */
            SIUL_GPDO_8B_tag GPDO205;      /* offset: 0x06CD size: 8 bit */
            SIUL_GPDO_8B_tag GPDO206;      /* offset: 0x06CE size: 8 bit */
            SIUL_GPDO_8B_tag GPDO207;      /* offset: 0x06CF size: 8 bit */
            SIUL_GPDO_8B_tag GPDO208;      /* offset: 0x06D0 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO209;      /* offset: 0x06D1 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO210;      /* offset: 0x06D2 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO211;      /* offset: 0x06D3 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO212;      /* offset: 0x06D4 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO213;      /* offset: 0x06D5 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO214;      /* offset: 0x06D6 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO215;      /* offset: 0x06D7 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO216;      /* offset: 0x06D8 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO217;      /* offset: 0x06D9 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO218;      /* offset: 0x06DA size: 8 bit */
            SIUL_GPDO_8B_tag GPDO219;      /* offset: 0x06DB size: 8 bit */
            SIUL_GPDO_8B_tag GPDO220;      /* offset: 0x06DC size: 8 bit */
            SIUL_GPDO_8B_tag GPDO221;      /* offset: 0x06DD size: 8 bit */
            SIUL_GPDO_8B_tag GPDO222;      /* offset: 0x06DE size: 8 bit */
            SIUL_GPDO_8B_tag GPDO223;      /* offset: 0x06DF size: 8 bit */
            SIUL_GPDO_8B_tag GPDO224;      /* offset: 0x06E0 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO225;      /* offset: 0x06E1 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO226;      /* offset: 0x06E2 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO227;      /* offset: 0x06E3 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO228;      /* offset: 0x06E4 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO229;      /* offset: 0x06E5 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO230;      /* offset: 0x06E6 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO231;      /* offset: 0x06E7 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO232;      /* offset: 0x06E8 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO233;      /* offset: 0x06E9 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO234;      /* offset: 0x06EA size: 8 bit */
            SIUL_GPDO_8B_tag GPDO235;      /* offset: 0x06EB size: 8 bit */
            SIUL_GPDO_8B_tag GPDO236;      /* offset: 0x06EC size: 8 bit */
            SIUL_GPDO_8B_tag GPDO237;      /* offset: 0x06ED size: 8 bit */
            SIUL_GPDO_8B_tag GPDO238;      /* offset: 0x06EE size: 8 bit */
            SIUL_GPDO_8B_tag GPDO239;      /* offset: 0x06EF size: 8 bit */
            SIUL_GPDO_8B_tag GPDO240;      /* offset: 0x06F0 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO241;      /* offset: 0x06F1 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO242;      /* offset: 0x06F2 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO243;      /* offset: 0x06F3 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO244;      /* offset: 0x06F4 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO245;      /* offset: 0x06F5 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO246;      /* offset: 0x06F6 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO247;      /* offset: 0x06F7 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO248;      /* offset: 0x06F8 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO249;      /* offset: 0x06F9 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO250;      /* offset: 0x06FA size: 8 bit */
            SIUL_GPDO_8B_tag GPDO251;      /* offset: 0x06FB size: 8 bit */
            SIUL_GPDO_8B_tag GPDO252;      /* offset: 0x06FC size: 8 bit */
            SIUL_GPDO_8B_tag GPDO253;      /* offset: 0x06FD size: 8 bit */
            SIUL_GPDO_8B_tag GPDO254;      /* offset: 0x06FE size: 8 bit */
            SIUL_GPDO_8B_tag GPDO255;      /* offset: 0x06FF size: 8 bit */
            SIUL_GPDO_8B_tag GPDO256;      /* offset: 0x0700 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO257;      /* offset: 0x0701 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO258;      /* offset: 0x0702 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO259;      /* offset: 0x0703 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO260;      /* offset: 0x0704 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO261;      /* offset: 0x0705 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO262;      /* offset: 0x0706 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO263;      /* offset: 0x0707 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO264;      /* offset: 0x0708 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO265;      /* offset: 0x0709 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO266;      /* offset: 0x070A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO267;      /* offset: 0x070B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO268;      /* offset: 0x070C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO269;      /* offset: 0x070D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO270;      /* offset: 0x070E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO271;      /* offset: 0x070F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO272;      /* offset: 0x0710 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO273;      /* offset: 0x0711 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO274;      /* offset: 0x0712 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO275;      /* offset: 0x0713 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO276;      /* offset: 0x0714 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO277;      /* offset: 0x0715 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO278;      /* offset: 0x0716 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO279;      /* offset: 0x0717 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO280;      /* offset: 0x0718 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO281;      /* offset: 0x0719 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO282;      /* offset: 0x071A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO283;      /* offset: 0x071B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO284;      /* offset: 0x071C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO285;      /* offset: 0x071D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO286;      /* offset: 0x071E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO287;      /* offset: 0x071F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO288;      /* offset: 0x0720 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO289;      /* offset: 0x0721 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO290;      /* offset: 0x0722 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO291;      /* offset: 0x0723 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO292;      /* offset: 0x0724 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO293;      /* offset: 0x0725 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO294;      /* offset: 0x0726 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO295;      /* offset: 0x0727 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO296;      /* offset: 0x0728 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO297;      /* offset: 0x0729 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO298;      /* offset: 0x072A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO299;      /* offset: 0x072B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO300;      /* offset: 0x072C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO301;      /* offset: 0x072D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO302;      /* offset: 0x072E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO303;      /* offset: 0x072F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO304;      /* offset: 0x0730 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO305;      /* offset: 0x0731 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO306;      /* offset: 0x0732 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO307;      /* offset: 0x0733 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO308;      /* offset: 0x0734 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO309;      /* offset: 0x0735 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO310;      /* offset: 0x0736 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO311;      /* offset: 0x0737 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO312;      /* offset: 0x0738 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO313;      /* offset: 0x0739 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO314;      /* offset: 0x073A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO315;      /* offset: 0x073B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO316;      /* offset: 0x073C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO317;      /* offset: 0x073D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO318;      /* offset: 0x073E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO319;      /* offset: 0x073F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO320;      /* offset: 0x0740 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO321;      /* offset: 0x0741 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO322;      /* offset: 0x0742 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO323;      /* offset: 0x0743 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO324;      /* offset: 0x0744 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO325;      /* offset: 0x0745 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO326;      /* offset: 0x0746 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO327;      /* offset: 0x0747 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO328;      /* offset: 0x0748 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO329;      /* offset: 0x0749 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO330;      /* offset: 0x074A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO331;      /* offset: 0x074B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO332;      /* offset: 0x074C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO333;      /* offset: 0x074D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO334;      /* offset: 0x074E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO335;      /* offset: 0x074F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO336;      /* offset: 0x0750 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO337;      /* offset: 0x0751 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO338;      /* offset: 0x0752 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO339;      /* offset: 0x0753 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO340;      /* offset: 0x0754 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO341;      /* offset: 0x0755 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO342;      /* offset: 0x0756 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO343;      /* offset: 0x0757 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO344;      /* offset: 0x0758 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO345;      /* offset: 0x0759 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO346;      /* offset: 0x075A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO347;      /* offset: 0x075B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO348;      /* offset: 0x075C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO349;      /* offset: 0x075D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO350;      /* offset: 0x075E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO351;      /* offset: 0x075F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO352;      /* offset: 0x0760 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO353;      /* offset: 0x0761 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO354;      /* offset: 0x0762 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO355;      /* offset: 0x0763 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO356;      /* offset: 0x0764 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO357;      /* offset: 0x0765 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO358;      /* offset: 0x0766 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO359;      /* offset: 0x0767 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO360;      /* offset: 0x0768 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO361;      /* offset: 0x0769 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO362;      /* offset: 0x076A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO363;      /* offset: 0x076B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO364;      /* offset: 0x076C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO365;      /* offset: 0x076D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO366;      /* offset: 0x076E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO367;      /* offset: 0x076F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO368;      /* offset: 0x0770 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO369;      /* offset: 0x0771 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO370;      /* offset: 0x0772 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO371;      /* offset: 0x0773 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO372;      /* offset: 0x0774 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO373;      /* offset: 0x0775 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO374;      /* offset: 0x0776 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO375;      /* offset: 0x0777 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO376;      /* offset: 0x0778 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO377;      /* offset: 0x0779 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO378;      /* offset: 0x077A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO379;      /* offset: 0x077B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO380;      /* offset: 0x077C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO381;      /* offset: 0x077D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO382;      /* offset: 0x077E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO383;      /* offset: 0x077F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO384;      /* offset: 0x0780 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO385;      /* offset: 0x0781 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO386;      /* offset: 0x0782 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO387;      /* offset: 0x0783 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO388;      /* offset: 0x0784 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO389;      /* offset: 0x0785 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO390;      /* offset: 0x0786 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO391;      /* offset: 0x0787 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO392;      /* offset: 0x0788 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO393;      /* offset: 0x0789 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO394;      /* offset: 0x078A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO395;      /* offset: 0x078B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO396;      /* offset: 0x078C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO397;      /* offset: 0x078D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO398;      /* offset: 0x078E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO399;      /* offset: 0x078F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO400;      /* offset: 0x0790 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO401;      /* offset: 0x0791 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO402;      /* offset: 0x0792 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO403;      /* offset: 0x0793 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO404;      /* offset: 0x0794 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO405;      /* offset: 0x0795 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO406;      /* offset: 0x0796 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO407;      /* offset: 0x0797 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO408;      /* offset: 0x0798 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO409;      /* offset: 0x0799 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO410;      /* offset: 0x079A size: 8 bit */
            SIUL_GPDO_8B_tag GPDO411;      /* offset: 0x079B size: 8 bit */
            SIUL_GPDO_8B_tag GPDO412;      /* offset: 0x079C size: 8 bit */
            SIUL_GPDO_8B_tag GPDO413;      /* offset: 0x079D size: 8 bit */
            SIUL_GPDO_8B_tag GPDO414;      /* offset: 0x079E size: 8 bit */
            SIUL_GPDO_8B_tag GPDO415;      /* offset: 0x079F size: 8 bit */
            SIUL_GPDO_8B_tag GPDO416;      /* offset: 0x07A0 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO417;      /* offset: 0x07A1 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO418;      /* offset: 0x07A2 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO419;      /* offset: 0x07A3 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO420;      /* offset: 0x07A4 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO421;      /* offset: 0x07A5 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO422;      /* offset: 0x07A6 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO423;      /* offset: 0x07A7 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO424;      /* offset: 0x07A8 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO425;      /* offset: 0x07A9 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO426;      /* offset: 0x07AA size: 8 bit */
            SIUL_GPDO_8B_tag GPDO427;      /* offset: 0x07AB size: 8 bit */
            SIUL_GPDO_8B_tag GPDO428;      /* offset: 0x07AC size: 8 bit */
            SIUL_GPDO_8B_tag GPDO429;      /* offset: 0x07AD size: 8 bit */
            SIUL_GPDO_8B_tag GPDO430;      /* offset: 0x07AE size: 8 bit */
            SIUL_GPDO_8B_tag GPDO431;      /* offset: 0x07AF size: 8 bit */
            SIUL_GPDO_8B_tag GPDO432;      /* offset: 0x07B0 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO433;      /* offset: 0x07B1 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO434;      /* offset: 0x07B2 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO435;      /* offset: 0x07B3 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO436;      /* offset: 0x07B4 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO437;      /* offset: 0x07B5 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO438;      /* offset: 0x07B6 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO439;      /* offset: 0x07B7 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO440;      /* offset: 0x07B8 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO441;      /* offset: 0x07B9 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO442;      /* offset: 0x07BA size: 8 bit */
            SIUL_GPDO_8B_tag GPDO443;      /* offset: 0x07BB size: 8 bit */
            SIUL_GPDO_8B_tag GPDO444;      /* offset: 0x07BC size: 8 bit */
            SIUL_GPDO_8B_tag GPDO445;      /* offset: 0x07BD size: 8 bit */
            SIUL_GPDO_8B_tag GPDO446;      /* offset: 0x07BE size: 8 bit */
            SIUL_GPDO_8B_tag GPDO447;      /* offset: 0x07BF size: 8 bit */
            SIUL_GPDO_8B_tag GPDO448;      /* offset: 0x07C0 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO449;      /* offset: 0x07C1 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO450;      /* offset: 0x07C2 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO451;      /* offset: 0x07C3 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO452;      /* offset: 0x07C4 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO453;      /* offset: 0x07C5 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO454;      /* offset: 0x07C6 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO455;      /* offset: 0x07C7 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO456;      /* offset: 0x07C8 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO457;      /* offset: 0x07C9 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO458;      /* offset: 0x07CA size: 8 bit */
            SIUL_GPDO_8B_tag GPDO459;      /* offset: 0x07CB size: 8 bit */
            SIUL_GPDO_8B_tag GPDO460;      /* offset: 0x07CC size: 8 bit */
            SIUL_GPDO_8B_tag GPDO461;      /* offset: 0x07CD size: 8 bit */
            SIUL_GPDO_8B_tag GPDO462;      /* offset: 0x07CE size: 8 bit */
            SIUL_GPDO_8B_tag GPDO463;      /* offset: 0x07CF size: 8 bit */
            SIUL_GPDO_8B_tag GPDO464;      /* offset: 0x07D0 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO465;      /* offset: 0x07D1 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO466;      /* offset: 0x07D2 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO467;      /* offset: 0x07D3 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO468;      /* offset: 0x07D4 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO469;      /* offset: 0x07D5 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO470;      /* offset: 0x07D6 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO471;      /* offset: 0x07D7 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO472;      /* offset: 0x07D8 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO473;      /* offset: 0x07D9 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO474;      /* offset: 0x07DA size: 8 bit */
            SIUL_GPDO_8B_tag GPDO475;      /* offset: 0x07DB size: 8 bit */
            SIUL_GPDO_8B_tag GPDO476;      /* offset: 0x07DC size: 8 bit */
            SIUL_GPDO_8B_tag GPDO477;      /* offset: 0x07DD size: 8 bit */
            SIUL_GPDO_8B_tag GPDO478;      /* offset: 0x07DE size: 8 bit */
            SIUL_GPDO_8B_tag GPDO479;      /* offset: 0x07DF size: 8 bit */
            SIUL_GPDO_8B_tag GPDO480;      /* offset: 0x07E0 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO481;      /* offset: 0x07E1 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO482;      /* offset: 0x07E2 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO483;      /* offset: 0x07E3 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO484;      /* offset: 0x07E4 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO485;      /* offset: 0x07E5 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO486;      /* offset: 0x07E6 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO487;      /* offset: 0x07E7 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO488;      /* offset: 0x07E8 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO489;      /* offset: 0x07E9 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO490;      /* offset: 0x07EA size: 8 bit */
            SIUL_GPDO_8B_tag GPDO491;      /* offset: 0x07EB size: 8 bit */
            SIUL_GPDO_8B_tag GPDO492;      /* offset: 0x07EC size: 8 bit */
            SIUL_GPDO_8B_tag GPDO493;      /* offset: 0x07ED size: 8 bit */
            SIUL_GPDO_8B_tag GPDO494;      /* offset: 0x07EE size: 8 bit */
            SIUL_GPDO_8B_tag GPDO495;      /* offset: 0x07EF size: 8 bit */
            SIUL_GPDO_8B_tag GPDO496;      /* offset: 0x07F0 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO497;      /* offset: 0x07F1 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO498;      /* offset: 0x07F2 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO499;      /* offset: 0x07F3 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO500;      /* offset: 0x07F4 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO501;      /* offset: 0x07F5 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO502;      /* offset: 0x07F6 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO503;      /* offset: 0x07F7 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO504;      /* offset: 0x07F8 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO505;      /* offset: 0x07F9 size: 8 bit */
            SIUL_GPDO_8B_tag GPDO506;      /* offset: 0x07FA size: 8 bit */
            SIUL_GPDO_8B_tag GPDO507;      /* offset: 0x07FB size: 8 bit */
            SIUL_GPDO_8B_tag GPDO508;      /* offset: 0x07FC size: 8 bit */
            SIUL_GPDO_8B_tag GPDO509;      /* offset: 0x07FD size: 8 bit */
            SIUL_GPDO_8B_tag GPDO510;      /* offset: 0x07FE size: 8 bit */
            SIUL_GPDO_8B_tag GPDO511;      /* offset: 0x07FF size: 8 bit */
         };

      };
      union {
                                  /* GPDI - GPIO Pad Data Input Register */
         SIUL_GPDI_32B_tag GPDI_32B[128];  /* offset: 0x0800  (0x0004 x 128) */

                                  /* GPDI - GPIO Pad Data Input Register */
         SIUL_GPDI_8B_tag GPDI[512];       /* offset: 0x0800  (0x0001 x 512) */

         struct {
                                  /* GPDI - GPIO Pad Data Input Register */
            SIUL_GPDI_32B_tag GPDI0_3;     /* offset: 0x0800 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI4_7;     /* offset: 0x0804 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI8_11;    /* offset: 0x0808 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI12_15;   /* offset: 0x080C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI16_19;   /* offset: 0x0810 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI20_23;   /* offset: 0x0814 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI24_27;   /* offset: 0x0818 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI28_31;   /* offset: 0x081C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI32_35;   /* offset: 0x0820 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI36_39;   /* offset: 0x0824 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI40_43;   /* offset: 0x0828 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI44_47;   /* offset: 0x082C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI48_51;   /* offset: 0x0830 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI52_55;   /* offset: 0x0834 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI56_59;   /* offset: 0x0838 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI60_63;   /* offset: 0x083C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI64_67;   /* offset: 0x0840 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI68_71;   /* offset: 0x0844 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI72_75;   /* offset: 0x0848 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI76_79;   /* offset: 0x084C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI80_83;   /* offset: 0x0850 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI84_87;   /* offset: 0x0854 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI88_91;   /* offset: 0x0858 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI92_95;   /* offset: 0x085C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI96_99;   /* offset: 0x0860 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI100_103;  /* offset: 0x0864 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI104_107;  /* offset: 0x0868 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI108_111;  /* offset: 0x086C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI112_115;  /* offset: 0x0870 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI116_119;  /* offset: 0x0874 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI120_123;  /* offset: 0x0878 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI124_127;  /* offset: 0x087C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI128_131;  /* offset: 0x0880 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI132_135;  /* offset: 0x0884 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI136_139;  /* offset: 0x0888 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI140_143;  /* offset: 0x088C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI144_147;  /* offset: 0x0890 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI148_151;  /* offset: 0x0894 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI152_155;  /* offset: 0x0898 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI156_159;  /* offset: 0x089C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI160_163;  /* offset: 0x08A0 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI164_167;  /* offset: 0x08A4 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI168_171;  /* offset: 0x08A8 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI172_175;  /* offset: 0x08AC size: 32 bit */
            SIUL_GPDI_32B_tag GPDI176_179;  /* offset: 0x08B0 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI180_183;  /* offset: 0x08B4 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI184_187;  /* offset: 0x08B8 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI188_191;  /* offset: 0x08BC size: 32 bit */
            SIUL_GPDI_32B_tag GPDI192_195;  /* offset: 0x08C0 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI196_199;  /* offset: 0x08C4 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI200_203;  /* offset: 0x08C8 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI204_207;  /* offset: 0x08CC size: 32 bit */
            SIUL_GPDI_32B_tag GPDI208_211;  /* offset: 0x08D0 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI212_215;  /* offset: 0x08D4 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI216_219;  /* offset: 0x08D8 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI220_223;  /* offset: 0x08DC size: 32 bit */
            SIUL_GPDI_32B_tag GPDI224_227;  /* offset: 0x08E0 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI228_231;  /* offset: 0x08E4 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI232_235;  /* offset: 0x08E8 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI236_239;  /* offset: 0x08EC size: 32 bit */
            SIUL_GPDI_32B_tag GPDI240_243;  /* offset: 0x08F0 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI244_247;  /* offset: 0x08F4 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI248_251;  /* offset: 0x08F8 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI252_255;  /* offset: 0x08FC size: 32 bit */
            SIUL_GPDI_32B_tag GPDI256_259;  /* offset: 0x0900 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI260_263;  /* offset: 0x0904 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI264_267;  /* offset: 0x0908 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI268_271;  /* offset: 0x090C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI272_275;  /* offset: 0x0910 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI276_279;  /* offset: 0x0914 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI280_283;  /* offset: 0x0918 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI284_287;  /* offset: 0x091C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI288_291;  /* offset: 0x0920 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI292_295;  /* offset: 0x0924 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI296_299;  /* offset: 0x0928 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI300_303;  /* offset: 0x092C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI304_307;  /* offset: 0x0930 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI308_311;  /* offset: 0x0934 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI312_315;  /* offset: 0x0938 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI316_319;  /* offset: 0x093C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI320_323;  /* offset: 0x0940 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI324_327;  /* offset: 0x0944 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI328_331;  /* offset: 0x0948 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI332_335;  /* offset: 0x094C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI336_339;  /* offset: 0x0950 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI340_343;  /* offset: 0x0954 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI344_347;  /* offset: 0x0958 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI348_351;  /* offset: 0x095C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI352_355;  /* offset: 0x0960 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI356_359;  /* offset: 0x0964 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI360_363;  /* offset: 0x0968 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI364_367;  /* offset: 0x096C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI368_371;  /* offset: 0x0970 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI372_375;  /* offset: 0x0974 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI376_379;  /* offset: 0x0978 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI380_383;  /* offset: 0x097C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI384_387;  /* offset: 0x0980 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI388_391;  /* offset: 0x0984 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI392_395;  /* offset: 0x0988 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI396_399;  /* offset: 0x098C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI400_403;  /* offset: 0x0990 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI404_407;  /* offset: 0x0994 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI408_411;  /* offset: 0x0998 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI412_415;  /* offset: 0x099C size: 32 bit */
            SIUL_GPDI_32B_tag GPDI416_419;  /* offset: 0x09A0 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI420_423;  /* offset: 0x09A4 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI424_427;  /* offset: 0x09A8 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI428_431;  /* offset: 0x09AC size: 32 bit */
            SIUL_GPDI_32B_tag GPDI432_435;  /* offset: 0x09B0 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI436_439;  /* offset: 0x09B4 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI440_443;  /* offset: 0x09B8 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI444_447;  /* offset: 0x09BC size: 32 bit */
            SIUL_GPDI_32B_tag GPDI448_451;  /* offset: 0x09C0 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI452_455;  /* offset: 0x09C4 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI456_459;  /* offset: 0x09C8 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI460_463;  /* offset: 0x09CC size: 32 bit */
            SIUL_GPDI_32B_tag GPDI464_467;  /* offset: 0x09D0 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI468_471;  /* offset: 0x09D4 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI472_475;  /* offset: 0x09D8 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI476_479;  /* offset: 0x09DC size: 32 bit */
            SIUL_GPDI_32B_tag GPDI480_483;  /* offset: 0x09E0 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI484_487;  /* offset: 0x09E4 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI488_491;  /* offset: 0x09E8 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI492_495;  /* offset: 0x09EC size: 32 bit */
            SIUL_GPDI_32B_tag GPDI496_499;  /* offset: 0x09F0 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI500_503;  /* offset: 0x09F4 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI504_507;  /* offset: 0x09F8 size: 32 bit */
            SIUL_GPDI_32B_tag GPDI508_511;  /* offset: 0x09FC size: 32 bit */
         };

         struct {
                                  /* GPDI - GPIO Pad Data Input Register */
            SIUL_GPDI_8B_tag GPDI0;        /* offset: 0x0800 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI1;        /* offset: 0x0801 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI2;        /* offset: 0x0802 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI3;        /* offset: 0x0803 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI4;        /* offset: 0x0804 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI5;        /* offset: 0x0805 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI6;        /* offset: 0x0806 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI7;        /* offset: 0x0807 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI8;        /* offset: 0x0808 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI9;        /* offset: 0x0809 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI10;       /* offset: 0x080A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI11;       /* offset: 0x080B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI12;       /* offset: 0x080C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI13;       /* offset: 0x080D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI14;       /* offset: 0x080E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI15;       /* offset: 0x080F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI16;       /* offset: 0x0810 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI17;       /* offset: 0x0811 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI18;       /* offset: 0x0812 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI19;       /* offset: 0x0813 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI20;       /* offset: 0x0814 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI21;       /* offset: 0x0815 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI22;       /* offset: 0x0816 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI23;       /* offset: 0x0817 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI24;       /* offset: 0x0818 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI25;       /* offset: 0x0819 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI26;       /* offset: 0x081A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI27;       /* offset: 0x081B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI28;       /* offset: 0x081C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI29;       /* offset: 0x081D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI30;       /* offset: 0x081E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI31;       /* offset: 0x081F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI32;       /* offset: 0x0820 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI33;       /* offset: 0x0821 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI34;       /* offset: 0x0822 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI35;       /* offset: 0x0823 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI36;       /* offset: 0x0824 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI37;       /* offset: 0x0825 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI38;       /* offset: 0x0826 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI39;       /* offset: 0x0827 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI40;       /* offset: 0x0828 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI41;       /* offset: 0x0829 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI42;       /* offset: 0x082A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI43;       /* offset: 0x082B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI44;       /* offset: 0x082C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI45;       /* offset: 0x082D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI46;       /* offset: 0x082E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI47;       /* offset: 0x082F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI48;       /* offset: 0x0830 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI49;       /* offset: 0x0831 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI50;       /* offset: 0x0832 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI51;       /* offset: 0x0833 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI52;       /* offset: 0x0834 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI53;       /* offset: 0x0835 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI54;       /* offset: 0x0836 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI55;       /* offset: 0x0837 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI56;       /* offset: 0x0838 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI57;       /* offset: 0x0839 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI58;       /* offset: 0x083A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI59;       /* offset: 0x083B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI60;       /* offset: 0x083C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI61;       /* offset: 0x083D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI62;       /* offset: 0x083E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI63;       /* offset: 0x083F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI64;       /* offset: 0x0840 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI65;       /* offset: 0x0841 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI66;       /* offset: 0x0842 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI67;       /* offset: 0x0843 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI68;       /* offset: 0x0844 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI69;       /* offset: 0x0845 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI70;       /* offset: 0x0846 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI71;       /* offset: 0x0847 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI72;       /* offset: 0x0848 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI73;       /* offset: 0x0849 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI74;       /* offset: 0x084A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI75;       /* offset: 0x084B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI76;       /* offset: 0x084C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI77;       /* offset: 0x084D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI78;       /* offset: 0x084E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI79;       /* offset: 0x084F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI80;       /* offset: 0x0850 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI81;       /* offset: 0x0851 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI82;       /* offset: 0x0852 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI83;       /* offset: 0x0853 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI84;       /* offset: 0x0854 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI85;       /* offset: 0x0855 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI86;       /* offset: 0x0856 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI87;       /* offset: 0x0857 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI88;       /* offset: 0x0858 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI89;       /* offset: 0x0859 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI90;       /* offset: 0x085A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI91;       /* offset: 0x085B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI92;       /* offset: 0x085C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI93;       /* offset: 0x085D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI94;       /* offset: 0x085E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI95;       /* offset: 0x085F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI96;       /* offset: 0x0860 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI97;       /* offset: 0x0861 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI98;       /* offset: 0x0862 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI99;       /* offset: 0x0863 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI100;      /* offset: 0x0864 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI101;      /* offset: 0x0865 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI102;      /* offset: 0x0866 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI103;      /* offset: 0x0867 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI104;      /* offset: 0x0868 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI105;      /* offset: 0x0869 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI106;      /* offset: 0x086A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI107;      /* offset: 0x086B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI108;      /* offset: 0x086C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI109;      /* offset: 0x086D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI110;      /* offset: 0x086E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI111;      /* offset: 0x086F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI112;      /* offset: 0x0870 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI113;      /* offset: 0x0871 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI114;      /* offset: 0x0872 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI115;      /* offset: 0x0873 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI116;      /* offset: 0x0874 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI117;      /* offset: 0x0875 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI118;      /* offset: 0x0876 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI119;      /* offset: 0x0877 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI120;      /* offset: 0x0878 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI121;      /* offset: 0x0879 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI122;      /* offset: 0x087A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI123;      /* offset: 0x087B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI124;      /* offset: 0x087C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI125;      /* offset: 0x087D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI126;      /* offset: 0x087E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI127;      /* offset: 0x087F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI128;      /* offset: 0x0880 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI129;      /* offset: 0x0881 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI130;      /* offset: 0x0882 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI131;      /* offset: 0x0883 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI132;      /* offset: 0x0884 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI133;      /* offset: 0x0885 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI134;      /* offset: 0x0886 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI135;      /* offset: 0x0887 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI136;      /* offset: 0x0888 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI137;      /* offset: 0x0889 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI138;      /* offset: 0x088A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI139;      /* offset: 0x088B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI140;      /* offset: 0x088C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI141;      /* offset: 0x088D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI142;      /* offset: 0x088E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI143;      /* offset: 0x088F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI144;      /* offset: 0x0890 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI145;      /* offset: 0x0891 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI146;      /* offset: 0x0892 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI147;      /* offset: 0x0893 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI148;      /* offset: 0x0894 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI149;      /* offset: 0x0895 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI150;      /* offset: 0x0896 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI151;      /* offset: 0x0897 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI152;      /* offset: 0x0898 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI153;      /* offset: 0x0899 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI154;      /* offset: 0x089A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI155;      /* offset: 0x089B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI156;      /* offset: 0x089C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI157;      /* offset: 0x089D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI158;      /* offset: 0x089E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI159;      /* offset: 0x089F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI160;      /* offset: 0x08A0 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI161;      /* offset: 0x08A1 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI162;      /* offset: 0x08A2 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI163;      /* offset: 0x08A3 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI164;      /* offset: 0x08A4 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI165;      /* offset: 0x08A5 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI166;      /* offset: 0x08A6 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI167;      /* offset: 0x08A7 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI168;      /* offset: 0x08A8 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI169;      /* offset: 0x08A9 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI170;      /* offset: 0x08AA size: 8 bit */
            SIUL_GPDI_8B_tag GPDI171;      /* offset: 0x08AB size: 8 bit */
            SIUL_GPDI_8B_tag GPDI172;      /* offset: 0x08AC size: 8 bit */
            SIUL_GPDI_8B_tag GPDI173;      /* offset: 0x08AD size: 8 bit */
            SIUL_GPDI_8B_tag GPDI174;      /* offset: 0x08AE size: 8 bit */
            SIUL_GPDI_8B_tag GPDI175;      /* offset: 0x08AF size: 8 bit */
            SIUL_GPDI_8B_tag GPDI176;      /* offset: 0x08B0 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI177;      /* offset: 0x08B1 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI178;      /* offset: 0x08B2 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI179;      /* offset: 0x08B3 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI180;      /* offset: 0x08B4 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI181;      /* offset: 0x08B5 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI182;      /* offset: 0x08B6 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI183;      /* offset: 0x08B7 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI184;      /* offset: 0x08B8 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI185;      /* offset: 0x08B9 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI186;      /* offset: 0x08BA size: 8 bit */
            SIUL_GPDI_8B_tag GPDI187;      /* offset: 0x08BB size: 8 bit */
            SIUL_GPDI_8B_tag GPDI188;      /* offset: 0x08BC size: 8 bit */
            SIUL_GPDI_8B_tag GPDI189;      /* offset: 0x08BD size: 8 bit */
            SIUL_GPDI_8B_tag GPDI190;      /* offset: 0x08BE size: 8 bit */
            SIUL_GPDI_8B_tag GPDI191;      /* offset: 0x08BF size: 8 bit */
            SIUL_GPDI_8B_tag GPDI192;      /* offset: 0x08C0 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI193;      /* offset: 0x08C1 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI194;      /* offset: 0x08C2 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI195;      /* offset: 0x08C3 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI196;      /* offset: 0x08C4 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI197;      /* offset: 0x08C5 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI198;      /* offset: 0x08C6 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI199;      /* offset: 0x08C7 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI200;      /* offset: 0x08C8 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI201;      /* offset: 0x08C9 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI202;      /* offset: 0x08CA size: 8 bit */
            SIUL_GPDI_8B_tag GPDI203;      /* offset: 0x08CB size: 8 bit */
            SIUL_GPDI_8B_tag GPDI204;      /* offset: 0x08CC size: 8 bit */
            SIUL_GPDI_8B_tag GPDI205;      /* offset: 0x08CD size: 8 bit */
            SIUL_GPDI_8B_tag GPDI206;      /* offset: 0x08CE size: 8 bit */
            SIUL_GPDI_8B_tag GPDI207;      /* offset: 0x08CF size: 8 bit */
            SIUL_GPDI_8B_tag GPDI208;      /* offset: 0x08D0 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI209;      /* offset: 0x08D1 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI210;      /* offset: 0x08D2 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI211;      /* offset: 0x08D3 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI212;      /* offset: 0x08D4 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI213;      /* offset: 0x08D5 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI214;      /* offset: 0x08D6 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI215;      /* offset: 0x08D7 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI216;      /* offset: 0x08D8 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI217;      /* offset: 0x08D9 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI218;      /* offset: 0x08DA size: 8 bit */
            SIUL_GPDI_8B_tag GPDI219;      /* offset: 0x08DB size: 8 bit */
            SIUL_GPDI_8B_tag GPDI220;      /* offset: 0x08DC size: 8 bit */
            SIUL_GPDI_8B_tag GPDI221;      /* offset: 0x08DD size: 8 bit */
            SIUL_GPDI_8B_tag GPDI222;      /* offset: 0x08DE size: 8 bit */
            SIUL_GPDI_8B_tag GPDI223;      /* offset: 0x08DF size: 8 bit */
            SIUL_GPDI_8B_tag GPDI224;      /* offset: 0x08E0 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI225;      /* offset: 0x08E1 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI226;      /* offset: 0x08E2 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI227;      /* offset: 0x08E3 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI228;      /* offset: 0x08E4 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI229;      /* offset: 0x08E5 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI230;      /* offset: 0x08E6 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI231;      /* offset: 0x08E7 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI232;      /* offset: 0x08E8 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI233;      /* offset: 0x08E9 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI234;      /* offset: 0x08EA size: 8 bit */
            SIUL_GPDI_8B_tag GPDI235;      /* offset: 0x08EB size: 8 bit */
            SIUL_GPDI_8B_tag GPDI236;      /* offset: 0x08EC size: 8 bit */
            SIUL_GPDI_8B_tag GPDI237;      /* offset: 0x08ED size: 8 bit */
            SIUL_GPDI_8B_tag GPDI238;      /* offset: 0x08EE size: 8 bit */
            SIUL_GPDI_8B_tag GPDI239;      /* offset: 0x08EF size: 8 bit */
            SIUL_GPDI_8B_tag GPDI240;      /* offset: 0x08F0 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI241;      /* offset: 0x08F1 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI242;      /* offset: 0x08F2 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI243;      /* offset: 0x08F3 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI244;      /* offset: 0x08F4 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI245;      /* offset: 0x08F5 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI246;      /* offset: 0x08F6 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI247;      /* offset: 0x08F7 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI248;      /* offset: 0x08F8 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI249;      /* offset: 0x08F9 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI250;      /* offset: 0x08FA size: 8 bit */
            SIUL_GPDI_8B_tag GPDI251;      /* offset: 0x08FB size: 8 bit */
            SIUL_GPDI_8B_tag GPDI252;      /* offset: 0x08FC size: 8 bit */
            SIUL_GPDI_8B_tag GPDI253;      /* offset: 0x08FD size: 8 bit */
            SIUL_GPDI_8B_tag GPDI254;      /* offset: 0x08FE size: 8 bit */
            SIUL_GPDI_8B_tag GPDI255;      /* offset: 0x08FF size: 8 bit */
            SIUL_GPDI_8B_tag GPDI256;      /* offset: 0x0900 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI257;      /* offset: 0x0901 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI258;      /* offset: 0x0902 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI259;      /* offset: 0x0903 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI260;      /* offset: 0x0904 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI261;      /* offset: 0x0905 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI262;      /* offset: 0x0906 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI263;      /* offset: 0x0907 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI264;      /* offset: 0x0908 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI265;      /* offset: 0x0909 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI266;      /* offset: 0x090A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI267;      /* offset: 0x090B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI268;      /* offset: 0x090C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI269;      /* offset: 0x090D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI270;      /* offset: 0x090E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI271;      /* offset: 0x090F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI272;      /* offset: 0x0910 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI273;      /* offset: 0x0911 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI274;      /* offset: 0x0912 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI275;      /* offset: 0x0913 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI276;      /* offset: 0x0914 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI277;      /* offset: 0x0915 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI278;      /* offset: 0x0916 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI279;      /* offset: 0x0917 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI280;      /* offset: 0x0918 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI281;      /* offset: 0x0919 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI282;      /* offset: 0x091A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI283;      /* offset: 0x091B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI284;      /* offset: 0x091C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI285;      /* offset: 0x091D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI286;      /* offset: 0x091E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI287;      /* offset: 0x091F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI288;      /* offset: 0x0920 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI289;      /* offset: 0x0921 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI290;      /* offset: 0x0922 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI291;      /* offset: 0x0923 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI292;      /* offset: 0x0924 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI293;      /* offset: 0x0925 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI294;      /* offset: 0x0926 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI295;      /* offset: 0x0927 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI296;      /* offset: 0x0928 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI297;      /* offset: 0x0929 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI298;      /* offset: 0x092A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI299;      /* offset: 0x092B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI300;      /* offset: 0x092C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI301;      /* offset: 0x092D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI302;      /* offset: 0x092E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI303;      /* offset: 0x092F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI304;      /* offset: 0x0930 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI305;      /* offset: 0x0931 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI306;      /* offset: 0x0932 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI307;      /* offset: 0x0933 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI308;      /* offset: 0x0934 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI309;      /* offset: 0x0935 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI310;      /* offset: 0x0936 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI311;      /* offset: 0x0937 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI312;      /* offset: 0x0938 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI313;      /* offset: 0x0939 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI314;      /* offset: 0x093A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI315;      /* offset: 0x093B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI316;      /* offset: 0x093C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI317;      /* offset: 0x093D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI318;      /* offset: 0x093E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI319;      /* offset: 0x093F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI320;      /* offset: 0x0940 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI321;      /* offset: 0x0941 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI322;      /* offset: 0x0942 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI323;      /* offset: 0x0943 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI324;      /* offset: 0x0944 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI325;      /* offset: 0x0945 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI326;      /* offset: 0x0946 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI327;      /* offset: 0x0947 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI328;      /* offset: 0x0948 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI329;      /* offset: 0x0949 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI330;      /* offset: 0x094A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI331;      /* offset: 0x094B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI332;      /* offset: 0x094C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI333;      /* offset: 0x094D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI334;      /* offset: 0x094E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI335;      /* offset: 0x094F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI336;      /* offset: 0x0950 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI337;      /* offset: 0x0951 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI338;      /* offset: 0x0952 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI339;      /* offset: 0x0953 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI340;      /* offset: 0x0954 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI341;      /* offset: 0x0955 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI342;      /* offset: 0x0956 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI343;      /* offset: 0x0957 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI344;      /* offset: 0x0958 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI345;      /* offset: 0x0959 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI346;      /* offset: 0x095A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI347;      /* offset: 0x095B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI348;      /* offset: 0x095C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI349;      /* offset: 0x095D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI350;      /* offset: 0x095E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI351;      /* offset: 0x095F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI352;      /* offset: 0x0960 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI353;      /* offset: 0x0961 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI354;      /* offset: 0x0962 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI355;      /* offset: 0x0963 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI356;      /* offset: 0x0964 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI357;      /* offset: 0x0965 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI358;      /* offset: 0x0966 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI359;      /* offset: 0x0967 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI360;      /* offset: 0x0968 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI361;      /* offset: 0x0969 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI362;      /* offset: 0x096A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI363;      /* offset: 0x096B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI364;      /* offset: 0x096C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI365;      /* offset: 0x096D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI366;      /* offset: 0x096E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI367;      /* offset: 0x096F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI368;      /* offset: 0x0970 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI369;      /* offset: 0x0971 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI370;      /* offset: 0x0972 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI371;      /* offset: 0x0973 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI372;      /* offset: 0x0974 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI373;      /* offset: 0x0975 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI374;      /* offset: 0x0976 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI375;      /* offset: 0x0977 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI376;      /* offset: 0x0978 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI377;      /* offset: 0x0979 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI378;      /* offset: 0x097A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI379;      /* offset: 0x097B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI380;      /* offset: 0x097C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI381;      /* offset: 0x097D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI382;      /* offset: 0x097E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI383;      /* offset: 0x097F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI384;      /* offset: 0x0980 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI385;      /* offset: 0x0981 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI386;      /* offset: 0x0982 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI387;      /* offset: 0x0983 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI388;      /* offset: 0x0984 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI389;      /* offset: 0x0985 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI390;      /* offset: 0x0986 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI391;      /* offset: 0x0987 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI392;      /* offset: 0x0988 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI393;      /* offset: 0x0989 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI394;      /* offset: 0x098A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI395;      /* offset: 0x098B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI396;      /* offset: 0x098C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI397;      /* offset: 0x098D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI398;      /* offset: 0x098E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI399;      /* offset: 0x098F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI400;      /* offset: 0x0990 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI401;      /* offset: 0x0991 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI402;      /* offset: 0x0992 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI403;      /* offset: 0x0993 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI404;      /* offset: 0x0994 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI405;      /* offset: 0x0995 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI406;      /* offset: 0x0996 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI407;      /* offset: 0x0997 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI408;      /* offset: 0x0998 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI409;      /* offset: 0x0999 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI410;      /* offset: 0x099A size: 8 bit */
            SIUL_GPDI_8B_tag GPDI411;      /* offset: 0x099B size: 8 bit */
            SIUL_GPDI_8B_tag GPDI412;      /* offset: 0x099C size: 8 bit */
            SIUL_GPDI_8B_tag GPDI413;      /* offset: 0x099D size: 8 bit */
            SIUL_GPDI_8B_tag GPDI414;      /* offset: 0x099E size: 8 bit */
            SIUL_GPDI_8B_tag GPDI415;      /* offset: 0x099F size: 8 bit */
            SIUL_GPDI_8B_tag GPDI416;      /* offset: 0x09A0 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI417;      /* offset: 0x09A1 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI418;      /* offset: 0x09A2 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI419;      /* offset: 0x09A3 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI420;      /* offset: 0x09A4 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI421;      /* offset: 0x09A5 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI422;      /* offset: 0x09A6 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI423;      /* offset: 0x09A7 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI424;      /* offset: 0x09A8 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI425;      /* offset: 0x09A9 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI426;      /* offset: 0x09AA size: 8 bit */
            SIUL_GPDI_8B_tag GPDI427;      /* offset: 0x09AB size: 8 bit */
            SIUL_GPDI_8B_tag GPDI428;      /* offset: 0x09AC size: 8 bit */
            SIUL_GPDI_8B_tag GPDI429;      /* offset: 0x09AD size: 8 bit */
            SIUL_GPDI_8B_tag GPDI430;      /* offset: 0x09AE size: 8 bit */
            SIUL_GPDI_8B_tag GPDI431;      /* offset: 0x09AF size: 8 bit */
            SIUL_GPDI_8B_tag GPDI432;      /* offset: 0x09B0 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI433;      /* offset: 0x09B1 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI434;      /* offset: 0x09B2 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI435;      /* offset: 0x09B3 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI436;      /* offset: 0x09B4 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI437;      /* offset: 0x09B5 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI438;      /* offset: 0x09B6 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI439;      /* offset: 0x09B7 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI440;      /* offset: 0x09B8 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI441;      /* offset: 0x09B9 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI442;      /* offset: 0x09BA size: 8 bit */
            SIUL_GPDI_8B_tag GPDI443;      /* offset: 0x09BB size: 8 bit */
            SIUL_GPDI_8B_tag GPDI444;      /* offset: 0x09BC size: 8 bit */
            SIUL_GPDI_8B_tag GPDI445;      /* offset: 0x09BD size: 8 bit */
            SIUL_GPDI_8B_tag GPDI446;      /* offset: 0x09BE size: 8 bit */
            SIUL_GPDI_8B_tag GPDI447;      /* offset: 0x09BF size: 8 bit */
            SIUL_GPDI_8B_tag GPDI448;      /* offset: 0x09C0 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI449;      /* offset: 0x09C1 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI450;      /* offset: 0x09C2 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI451;      /* offset: 0x09C3 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI452;      /* offset: 0x09C4 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI453;      /* offset: 0x09C5 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI454;      /* offset: 0x09C6 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI455;      /* offset: 0x09C7 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI456;      /* offset: 0x09C8 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI457;      /* offset: 0x09C9 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI458;      /* offset: 0x09CA size: 8 bit */
            SIUL_GPDI_8B_tag GPDI459;      /* offset: 0x09CB size: 8 bit */
            SIUL_GPDI_8B_tag GPDI460;      /* offset: 0x09CC size: 8 bit */
            SIUL_GPDI_8B_tag GPDI461;      /* offset: 0x09CD size: 8 bit */
            SIUL_GPDI_8B_tag GPDI462;      /* offset: 0x09CE size: 8 bit */
            SIUL_GPDI_8B_tag GPDI463;      /* offset: 0x09CF size: 8 bit */
            SIUL_GPDI_8B_tag GPDI464;      /* offset: 0x09D0 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI465;      /* offset: 0x09D1 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI466;      /* offset: 0x09D2 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI467;      /* offset: 0x09D3 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI468;      /* offset: 0x09D4 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI469;      /* offset: 0x09D5 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI470;      /* offset: 0x09D6 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI471;      /* offset: 0x09D7 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI472;      /* offset: 0x09D8 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI473;      /* offset: 0x09D9 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI474;      /* offset: 0x09DA size: 8 bit */
            SIUL_GPDI_8B_tag GPDI475;      /* offset: 0x09DB size: 8 bit */
            SIUL_GPDI_8B_tag GPDI476;      /* offset: 0x09DC size: 8 bit */
            SIUL_GPDI_8B_tag GPDI477;      /* offset: 0x09DD size: 8 bit */
            SIUL_GPDI_8B_tag GPDI478;      /* offset: 0x09DE size: 8 bit */
            SIUL_GPDI_8B_tag GPDI479;      /* offset: 0x09DF size: 8 bit */
            SIUL_GPDI_8B_tag GPDI480;      /* offset: 0x09E0 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI481;      /* offset: 0x09E1 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI482;      /* offset: 0x09E2 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI483;      /* offset: 0x09E3 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI484;      /* offset: 0x09E4 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI485;      /* offset: 0x09E5 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI486;      /* offset: 0x09E6 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI487;      /* offset: 0x09E7 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI488;      /* offset: 0x09E8 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI489;      /* offset: 0x09E9 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI490;      /* offset: 0x09EA size: 8 bit */
            SIUL_GPDI_8B_tag GPDI491;      /* offset: 0x09EB size: 8 bit */
            SIUL_GPDI_8B_tag GPDI492;      /* offset: 0x09EC size: 8 bit */
            SIUL_GPDI_8B_tag GPDI493;      /* offset: 0x09ED size: 8 bit */
            SIUL_GPDI_8B_tag GPDI494;      /* offset: 0x09EE size: 8 bit */
            SIUL_GPDI_8B_tag GPDI495;      /* offset: 0x09EF size: 8 bit */
            SIUL_GPDI_8B_tag GPDI496;      /* offset: 0x09F0 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI497;      /* offset: 0x09F1 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI498;      /* offset: 0x09F2 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI499;      /* offset: 0x09F3 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI500;      /* offset: 0x09F4 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI501;      /* offset: 0x09F5 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI502;      /* offset: 0x09F6 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI503;      /* offset: 0x09F7 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI504;      /* offset: 0x09F8 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI505;      /* offset: 0x09F9 size: 8 bit */
            SIUL_GPDI_8B_tag GPDI506;      /* offset: 0x09FA size: 8 bit */
            SIUL_GPDI_8B_tag GPDI507;      /* offset: 0x09FB size: 8 bit */
            SIUL_GPDI_8B_tag GPDI508;      /* offset: 0x09FC size: 8 bit */
            SIUL_GPDI_8B_tag GPDI509;      /* offset: 0x09FD size: 8 bit */
            SIUL_GPDI_8B_tag GPDI510;      /* offset: 0x09FE size: 8 bit */
            SIUL_GPDI_8B_tag GPDI511;      /* offset: 0x09FF size: 8 bit */
         };

      };
      int8_t SIUL_reserved_0A00_C[512];
      union {
                          /* PGPDO - Parallel GPIO Pad Data Out Register */
         SIUL_PGPDO_16B_tag PGPDO[32];     /* offset: 0x0C00  (0x0002 x 32) */

         struct {
                          /* PGPDO - Parallel GPIO Pad Data Out Register */
            SIUL_PGPDO_16B_tag PGPDO0;     /* offset: 0x0C00 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO1;     /* offset: 0x0C02 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO2;     /* offset: 0x0C04 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO3;     /* offset: 0x0C06 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO4;     /* offset: 0x0C08 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO5;     /* offset: 0x0C0A size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO6;     /* offset: 0x0C0C size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO7;     /* offset: 0x0C0E size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO8;     /* offset: 0x0C10 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO9;     /* offset: 0x0C12 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO10;    /* offset: 0x0C14 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO11;    /* offset: 0x0C16 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO12;    /* offset: 0x0C18 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO13;    /* offset: 0x0C1A size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO14;    /* offset: 0x0C1C size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO15;    /* offset: 0x0C1E size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO16;    /* offset: 0x0C20 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO17;    /* offset: 0x0C22 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO18;    /* offset: 0x0C24 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO19;    /* offset: 0x0C26 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO20;    /* offset: 0x0C28 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO21;    /* offset: 0x0C2A size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO22;    /* offset: 0x0C2C size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO23;    /* offset: 0x0C2E size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO24;    /* offset: 0x0C30 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO25;    /* offset: 0x0C32 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO26;    /* offset: 0x0C34 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO27;    /* offset: 0x0C36 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO28;    /* offset: 0x0C38 size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO29;    /* offset: 0x0C3A size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO30;    /* offset: 0x0C3C size: 16 bit */
            SIUL_PGPDO_16B_tag PGPDO31;    /* offset: 0x0C3E size: 16 bit */
         };

      };
      union {
                           /* PGPDI - Parallel GPIO Pad Data In Register */
         SIUL_PGPDI_16B_tag PGPDI[32];     /* offset: 0x0C40  (0x0002 x 32) */

         struct {
                           /* PGPDI - Parallel GPIO Pad Data In Register */
            SIUL_PGPDI_16B_tag PGPDI0;     /* offset: 0x0C40 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI1;     /* offset: 0x0C42 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI2;     /* offset: 0x0C44 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI3;     /* offset: 0x0C46 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI4;     /* offset: 0x0C48 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI5;     /* offset: 0x0C4A size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI6;     /* offset: 0x0C4C size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI7;     /* offset: 0x0C4E size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI8;     /* offset: 0x0C50 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI9;     /* offset: 0x0C52 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI10;    /* offset: 0x0C54 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI11;    /* offset: 0x0C56 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI12;    /* offset: 0x0C58 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI13;    /* offset: 0x0C5A size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI14;    /* offset: 0x0C5C size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI15;    /* offset: 0x0C5E size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI16;    /* offset: 0x0C60 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI17;    /* offset: 0x0C62 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI18;    /* offset: 0x0C64 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI19;    /* offset: 0x0C66 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI20;    /* offset: 0x0C68 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI21;    /* offset: 0x0C6A size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI22;    /* offset: 0x0C6C size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI23;    /* offset: 0x0C6E size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI24;    /* offset: 0x0C70 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI25;    /* offset: 0x0C72 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI26;    /* offset: 0x0C74 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI27;    /* offset: 0x0C76 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI28;    /* offset: 0x0C78 size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI29;    /* offset: 0x0C7A size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI30;    /* offset: 0x0C7C size: 16 bit */
            SIUL_PGPDI_16B_tag PGPDI31;    /* offset: 0x0C7E size: 16 bit */
         };

      };
      union {
                  /* MPGPDO - Masked Parallel GPIO Pad Data Out Register */
         SIUL_MPGPDO_32B_tag MPGPDO[32];   /* offset: 0x0C80  (0x0004 x 32) */

         struct {
                  /* MPGPDO - Masked Parallel GPIO Pad Data Out Register */
            SIUL_MPGPDO_32B_tag MPGPDO0;   /* offset: 0x0C80 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO1;   /* offset: 0x0C84 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO2;   /* offset: 0x0C88 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO3;   /* offset: 0x0C8C size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO4;   /* offset: 0x0C90 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO5;   /* offset: 0x0C94 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO6;   /* offset: 0x0C98 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO7;   /* offset: 0x0C9C size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO8;   /* offset: 0x0CA0 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO9;   /* offset: 0x0CA4 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO10;  /* offset: 0x0CA8 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO11;  /* offset: 0x0CAC size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO12;  /* offset: 0x0CB0 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO13;  /* offset: 0x0CB4 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO14;  /* offset: 0x0CB8 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO15;  /* offset: 0x0CBC size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO16;  /* offset: 0x0CC0 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO17;  /* offset: 0x0CC4 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO18;  /* offset: 0x0CC8 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO19;  /* offset: 0x0CCC size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO20;  /* offset: 0x0CD0 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO21;  /* offset: 0x0CD4 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO22;  /* offset: 0x0CD8 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO23;  /* offset: 0x0CDC size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO24;  /* offset: 0x0CE0 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO25;  /* offset: 0x0CE4 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO26;  /* offset: 0x0CE8 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO27;  /* offset: 0x0CEC size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO28;  /* offset: 0x0CF0 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO29;  /* offset: 0x0CF4 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO30;  /* offset: 0x0CF8 size: 32 bit */
            SIUL_MPGPDO_32B_tag MPGPDO31;  /* offset: 0x0CFC size: 32 bit */
         };

      };
      int8_t SIUL_reserved_0D00_C[768];
      union {
                     /* IFMC - Interrupt Filter Maximum Counter Register */
         SIUL_IFMC_32B_tag IFMC[32];       /* offset: 0x1000  (0x0004 x 32) */

         struct {
                     /* IFMC - Interrupt Filter Maximum Counter Register */
            SIUL_IFMC_32B_tag IFMC0;       /* offset: 0x1000 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC1;       /* offset: 0x1004 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC2;       /* offset: 0x1008 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC3;       /* offset: 0x100C size: 32 bit */
            SIUL_IFMC_32B_tag IFMC4;       /* offset: 0x1010 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC5;       /* offset: 0x1014 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC6;       /* offset: 0x1018 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC7;       /* offset: 0x101C size: 32 bit */
            SIUL_IFMC_32B_tag IFMC8;       /* offset: 0x1020 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC9;       /* offset: 0x1024 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC10;      /* offset: 0x1028 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC11;      /* offset: 0x102C size: 32 bit */
            SIUL_IFMC_32B_tag IFMC12;      /* offset: 0x1030 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC13;      /* offset: 0x1034 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC14;      /* offset: 0x1038 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC15;      /* offset: 0x103C size: 32 bit */
            SIUL_IFMC_32B_tag IFMC16;      /* offset: 0x1040 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC17;      /* offset: 0x1044 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC18;      /* offset: 0x1048 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC19;      /* offset: 0x104C size: 32 bit */
            SIUL_IFMC_32B_tag IFMC20;      /* offset: 0x1050 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC21;      /* offset: 0x1054 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC22;      /* offset: 0x1058 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC23;      /* offset: 0x105C size: 32 bit */
            SIUL_IFMC_32B_tag IFMC24;      /* offset: 0x1060 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC25;      /* offset: 0x1064 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC26;      /* offset: 0x1068 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC27;      /* offset: 0x106C size: 32 bit */
            SIUL_IFMC_32B_tag IFMC28;      /* offset: 0x1070 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC29;      /* offset: 0x1074 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC30;      /* offset: 0x1078 size: 32 bit */
            SIUL_IFMC_32B_tag IFMC31;      /* offset: 0x107C size: 32 bit */
         };

      };
                     /* IFCPR - Inerrupt Filter Clock Prescaler Register */
      SIUL_IFCPR_32B_tag IFCPR;            /* offset: 0x1080 size: 32 bit */
   } SIU_tag;


#define SIUL  (*(volatile SIU_tag *) 0xC3F90000UL)



/****************************************************************/
/*                                                              */
/* Module: WKPU  */
/*                                                              */
/****************************************************************/

   typedef union {   /* WKPU_NSR - NMI Status Flag Register */
      uint32_t R;
      struct {
         uint32_t  NIF0:1;            /* NMI Status Flag 0 */
         uint32_t  NOVF0:1;           /* NMI Overrun Status Flag 0 */
         uint32_t:6;
         uint32_t  NIF1:1;            /* NMI Status Flag 1 */
         uint32_t  NOVF1:1;           /* NMI Overrun Status Flag 1 */
         uint32_t:6;
         uint32_t  NIF2:1;            /* NMI Status Flag 2 */
         uint32_t  NOVF2:1;           /* NMI Overrun Status Flag 2 */
         uint32_t:6;
         uint32_t  NIF3:1;            /* NMI Status Flag 3 */
         uint32_t  NOVF3:1;           /* NMI Overrun Status Flag 3 */
         uint32_t:6;
      } B;
   } WKPU_NSR_32B_tag;

   typedef union {   /* WKPU_NCR - NMI Configuration Register */
      uint32_t R;
      struct {
         uint32_t  NLOCK0:1;          /* NMI Configuration Lock Register 0 */
         uint32_t  NDSS0:2;           /* NMI Desination Source Select 0 */
         uint32_t  NWRE0:1;           /* NMI Wakeup Request Enable 0 */
         uint32_t:1;
         uint32_t  NREE0:1;           /* NMI Rising Edge Events Enable 0 */
         uint32_t  NFEE0:1;           /* NMI Falling Edge Events Enable 0 */
         uint32_t  NFE0:1;            /* NMI Filter Enable 0 */
         uint32_t  NLOCK1:1;          /* NMI Configuration Lock Register 1 */
         uint32_t  NDSS1:2;           /* NMI Desination Source Select 1 */
         uint32_t  NWRE1:1;           /* NMI Wakeup Request Enable 1 */
         uint32_t:1;
         uint32_t  NREE1:1;           /* NMI Rising Edge Events Enable 1 */
         uint32_t  NFEE1:1;           /* NMI Falling Edge Events Enable 1 */
         uint32_t  NFE1:1;            /* NMI Filter Enable 1 */
         uint32_t  NLOCK2:1;          /* NMI Configuration Lock Register 2 */
         uint32_t  NDSS2:2;           /* NMI Desination Source Select 2 */
         uint32_t  NWRE2:1;           /* NMI Wakeup Request Enable 2 */
         uint32_t:1;
         uint32_t  NREE2:1;           /* NMI Rising Edge Events Enable 2 */
         uint32_t  NFEE2:1;           /* NMI Falling Edge Events Enable 2 */
         uint32_t  NFE2:1;            /* NMI Filter Enable 2 */
         uint32_t  NLOCK3:1;          /* NMI Configuration Lock Register 3 */
         uint32_t  NDSS3:2;           /* NMI Desination Source Select 3 */
         uint32_t  NWRE3:1;           /* NMI Wakeup Request Enable 3 */
         uint32_t:1;
         uint32_t  NREE3:1;           /* NMI Rising Edge Events Enable 3 */
         uint32_t  NFEE3:1;           /* NMI Falling Edge Events Enable 3 */
         uint32_t  NFE3:1;            /* NMI Filter Enable 3 */
      } B;
   } WKPU_NCR_32B_tag;

   typedef union {   /* WKPU_WISR - Wakeup/Interrupt Status Flag Register */
      uint32_t R;
      struct {
         uint32_t  EIF:32;            /* External Wakeup/Interrupt Status Flag */
      } B;
   } WKPU_WISR_32B_tag;

   typedef union {   /* WKPU_IRER - Interrupt Request Enable Register */
      uint32_t R;
      struct {
         uint32_t  EIRE:32;           /* Enable External Interrupt Requests */
      } B;
   } WKPU_IRER_32B_tag;

   typedef union {   /* WKPU_WRER - Wakeup Request Enable Register */
      uint32_t R;
      struct {
         uint32_t  WRE:32;            /* Enable Wakeup requests to the mode entry module */
      } B;
   } WKPU_WRER_32B_tag;

   typedef union {   /* WKPU_WIREER - Wakeup/Interrupt Rising-Edge Event Enable Register */
      uint32_t R;
      struct {
         uint32_t  IREE:32;           /* Enable rising-edge events to cause EIF[x] to be set */
      } B;
   } WKPU_WIREER_32B_tag;

   typedef union {   /* WKPU_WIFEER - Wakeup/Interrupt Falling-Edge Event Enable Register */
      uint32_t R;
      struct {
         uint32_t  IFEE:32;           /* Enable Falling-edge events to cause EIF[x] to be set */
      } B;
   } WKPU_WIFEER_32B_tag;

   typedef union {   /* WKPU_WIFER - Wakeup/Interrupt Filter Enable Register */
      uint32_t R;
      struct {
         uint32_t  IFE:32;            /* Enable Digital glitch filter on the interrupt pad input */
      } B;
   } WKPU_WIFER_32B_tag;

   typedef union {   /* WKPU_WIPUER - Wakeup/Interrupt Pullup Enable Register */
      uint32_t R;
      struct {
         uint32_t  IPUE:32;           /* Enable a pullup on the interrupt pad input */
      } B;
   } WKPU_WIPUER_32B_tag;



   typedef struct WKPU_struct_tag { /* start of WKPU_tag */
                                  /* WKPU_NSR - NMI Status Flag Register */
      WKPU_NSR_32B_tag NSR;                /* offset: 0x0000 size: 32 bit */
      int8_t WKPU_reserved_0004[4];
                                /* WKPU_NCR - NMI Configuration Register */
      WKPU_NCR_32B_tag NCR;                /* offset: 0x0008 size: 32 bit */
      int8_t WKPU_reserved_000C[8];
                    /* WKPU_WISR - Wakeup/Interrupt Status Flag Register */
      WKPU_WISR_32B_tag WISR;              /* offset: 0x0014 size: 32 bit */
                        /* WKPU_IRER - Interrupt Request Enable Register */
      WKPU_IRER_32B_tag IRER;              /* offset: 0x0018 size: 32 bit */
                           /* WKPU_WRER - Wakeup Request Enable Register */
      WKPU_WRER_32B_tag WRER;              /* offset: 0x001C size: 32 bit */
      int8_t WKPU_reserved_0020[8];
     /* WKPU_WIREER - Wakeup/Interrupt Rising-Edge Event Enable Register */
      WKPU_WIREER_32B_tag WIREER;          /* offset: 0x0028 size: 32 bit */
    /* WKPU_WIFEER - Wakeup/Interrupt Falling-Edge Event Enable Register */
      WKPU_WIFEER_32B_tag WIFEER;          /* offset: 0x002C size: 32 bit */
                 /* WKPU_WIFER - Wakeup/Interrupt Filter Enable Register */
      WKPU_WIFER_32B_tag WIFER;            /* offset: 0x0030 size: 32 bit */
                /* WKPU_WIPUER - Wakeup/Interrupt Pullup Enable Register */
      WKPU_WIPUER_32B_tag WIPUER;          /* offset: 0x0034 size: 32 bit */
   } WKPU_tag;


#define WKPU  (*(volatile WKPU_tag *) 0xC3F94000UL)



/****************************************************************/
/*                                                              */
/* Module: SSCM  */
/*                                                              */
/****************************************************************/

   typedef union {   /* SSCM_STATUS - System Status Register */
      uint16_t R;
      struct {
         uint16_t  LSM:1;             /* Lock Step Mode */
         uint16_t:2;
         uint16_t  NXEN1:1;           /* Processor 1 Nexus enabled */
         uint16_t  NXEN:1;            /* Processor 0 Nexus enabled */
         uint16_t  PUB:1;             /* Public Serial Access Status */
         uint16_t  SEC:1;             /* Security Status */
         uint16_t:1;
         uint16_t  BMODE:3;           /* Device Boot Mode */
         uint16_t  VLE:1;             /* Variable Length Instruction Mode */
         uint16_t  ABD:1;             /* Autobaud detection */
         uint16_t:3;
      } B;
   } SSCM_STATUS_16B_tag;

   typedef union {   /* SSCM_MEMCONFIG - System Memory Configuration Register */
      uint16_t R;
      struct {
         uint16_t  JPIN:10;           /* JTAG Part ID Number */
         uint16_t  IVLD:1;            /* Instruction Flash Valid */
         uint16_t  MREV:4;            /* Minor Mask Revision */
         uint16_t  DVLD:1;            /* Data Flash Valid */
      } B;
   } SSCM_MEMCONFIG_16B_tag;

   typedef union {   /* SSCM_ERROR - Error Configuration */
      uint16_t R;
      struct {
         uint16_t:14;
         uint16_t  PAE:1;             /* Peripheral Bus Abort Enable */
         uint16_t  RAE:1;             /* Register Bus Abort Enable */
      } B;
   } SSCM_ERROR_16B_tag;

   typedef union {   /* SSCM_DEBUGPORT - Debug Status Port Register */
      uint16_t R;
      struct {
         uint16_t:13;
         uint16_t  DEBUG_MODE:3;      /* Debug Status Port Mode */
      } B;
   } SSCM_DEBUGPORT_16B_tag;

   typedef union {   /* SSCM_PWCMPH - Password Comparison Register High */
      uint32_t R;
      struct {
         uint32_t  PWD_HI:32;         /* Password High */
      } B;
   } SSCM_PWCMPH_32B_tag;

   typedef union {   /* SSCM_PWCMPL - Password Comparison Register Low */
      uint32_t R;
      struct {
         uint32_t  PWD_LO:32;         /* Password Low */
      } B;
   } SSCM_PWCMPL_32B_tag;

   typedef union {   /* SSCM_DPMBOOT - Decoupled Parallel Boot Register */
      uint32_t R;
      struct {
         uint32_t  P2BOOT:30;         /* boot location 2nd processor */
         uint32_t  DVLE:1;            /* VLE mode for 2nd processor */
         uint32_t:1;
      } B;
   } SSCM_DPMBOOT_32B_tag;

   typedef union {   /* SSCM_DPMKEY - Boot Key Register */
      uint32_t R;
      struct {
         uint32_t  KEY:32;            /* Boot Control Key */
      } B;
   } SSCM_DPMKEY_32B_tag;

   typedef union {   /* SSCM_UOPS - User Option Status Register */
      uint32_t R;
      struct {
         uint32_t  UOPT:32;           /* User Option Bits */
      } B;
   } SSCM_UOPS_32B_tag;

   typedef union {   /* SSCM_SCTR - SSCM Control Register */
      uint32_t R;
      struct {
         uint32_t:29;
         uint32_t  TFE:1;             /* Test Flash Enable */
         uint32_t  DSL:1;             /* Disable Software-Controlled MBIST */
         uint32_t  DSM:1;             /* Disable Software-Controlled LBIST */
      } B;
   } SSCM_SCTR_32B_tag;

   typedef union {   /* SSCM_TF_INFO0 - TestFlash Information Register 0 */
      uint32_t R;
      struct {
         uint32_t  TINFO0:32;         /* General purpose TestFlash word 0 */
      } B;
   } SSCM_TF_INFO0_32B_tag;

   typedef union {   /* SSCM_TF_INFO1 - TestFlash Information Register 1 */
      uint32_t R;
      struct {
         uint32_t  TINFO1:32;         /* General purpose TestFlash word 1 */
      } B;
   } SSCM_TF_INFO1_32B_tag;

   typedef union {   /* SSCM_TF_INFO2 - TestFlash Information Register 2 */
      uint32_t R;
      struct {
         uint32_t  TINFO2:32;         /* General purpose TestFlash word 2 */
      } B;
   } SSCM_TF_INFO2_32B_tag;

   typedef union {   /* SSCM_TF_INFO3 - TestFlash Information Register 3 */
      uint32_t R;
      struct {
         uint32_t  TINFO3:32;         /* General purpose TestFlash word */
      } B;
   } SSCM_TF_INFO3_32B_tag;



   typedef struct SSCM_struct_tag { /* start of SSCM_tag */
                                 /* SSCM_STATUS - System Status Register */
      SSCM_STATUS_16B_tag STATUS;          /* offset: 0x0000 size: 16 bit */
                /* SSCM_MEMCONFIG - System Memory Configuration Register */
      SSCM_MEMCONFIG_16B_tag MEMCONFIG;    /* offset: 0x0002 size: 16 bit */
      int8_t SSCM_reserved_0004[2];
                                     /* SSCM_ERROR - Error Configuration */
      SSCM_ERROR_16B_tag ERROR;            /* offset: 0x0006 size: 16 bit */
                          /* SSCM_DEBUGPORT - Debug Status Port Register */
      SSCM_DEBUGPORT_16B_tag DEBUGPORT;    /* offset: 0x0008 size: 16 bit */
      int8_t SSCM_reserved_000A[2];
                      /* SSCM_PWCMPH - Password Comparison Register High */
      SSCM_PWCMPH_32B_tag PWCMPH;          /* offset: 0x000C size: 32 bit */
                       /* SSCM_PWCMPL - Password Comparison Register Low */
      SSCM_PWCMPL_32B_tag PWCMPL;          /* offset: 0x0010 size: 32 bit */
      int8_t SSCM_reserved_0014[4];
                      /* SSCM_DPMBOOT - Decoupled Parallel Boot Register */
      SSCM_DPMBOOT_32B_tag DPMBOOT;        /* offset: 0x0018 size: 32 bit */
                                      /* SSCM_DPMKEY - Boot Key Register */
      SSCM_DPMKEY_32B_tag DPMKEY;          /* offset: 0x001C size: 32 bit */
                              /* SSCM_UOPS - User Option Status Register */
      SSCM_UOPS_32B_tag UOPS;              /* offset: 0x0020 size: 32 bit */
                                    /* SSCM_SCTR - SSCM Control Register */
      SSCM_SCTR_32B_tag SCTR;              /* offset: 0x0024 size: 32 bit */
                     /* SSCM_TF_INFO0 - TestFlash Information Register 0 */
      SSCM_TF_INFO0_32B_tag TF_INFO0;      /* offset: 0x0028 size: 32 bit */
                     /* SSCM_TF_INFO1 - TestFlash Information Register 1 */
      SSCM_TF_INFO1_32B_tag TF_INFO1;      /* offset: 0x002C size: 32 bit */
                     /* SSCM_TF_INFO2 - TestFlash Information Register 2 */
      SSCM_TF_INFO2_32B_tag TF_INFO2;      /* offset: 0x0030 size: 32 bit */
                     /* SSCM_TF_INFO3 - TestFlash Information Register 3 */
      SSCM_TF_INFO3_32B_tag TF_INFO3;      /* offset: 0x0034 size: 32 bit */
   } SSCM_tag;


#define SSCM  (*(volatile SSCM_tag *) 0xC3FD8000UL)



/****************************************************************/
/*                                                              */
/* Module: ME  */
/*                                                              */
/****************************************************************/

   typedef union {   /* ME_GS - Global Status Register */
      uint32_t R;
      struct {
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  S_CURRENT_MODE:4;   /* Current device mode status */
#else
         uint32_t  S_CURRENTMODE:4;     /* deprecated name - please avoid */
#endif
         uint32_t  S_MTRANS:1;        /* Mode transition status */
         uint32_t:3;
         uint32_t  S_PDO:1;           /* Output power-down status */
         uint32_t:2;
         uint32_t  S_MVR:1;           /* Main voltage regulator status */
         uint32_t:2;
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  S_FLA:2;           /* Flash availability status */
#else
         uint32_t  S_CFLA:2;            /* deprecated name - please avoid */
#endif
         uint32_t:8;
         uint32_t  S_PLL1:1;          /* Secondary PLL status */
         uint32_t  S_PLL0:1;          /* System PLL status */
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  S_XOSC:1;          /* System crystal oscillator status */
#else
         uint32_t  S_OSC:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  S_IRCOSC:1;        /* System RC oscillator status */
#else
         uint32_t  S_RC:1;              /* deprecated name - please avoid */
#endif
         uint32_t  S_SYSCLK:4;        /* System clock switch status */
      } B;
   } ME_GS_32B_tag;

   typedef union {   /* ME_MCTL - Mode Control Register */
      uint32_t R;
      struct {
         uint32_t  TARGET_MODE:4;     /* Target device mode */
         uint32_t:12;
         uint32_t  KEY:16;            /* Control key */
      } B;
   } ME_MCTL_32B_tag;

   typedef union {   /* ME_MEN - Mode Enable Register */
      uint32_t R;
      struct {
         uint32_t:21;
         uint32_t  STOP0:1;           /* STOP0 mode enable */
         uint32_t:1;
         uint32_t  HALT0:1;           /* HALT0 mode enable */
         uint32_t  RUN3:1;            /* RUN3 mode enable */
         uint32_t  RUN2:1;            /* RUN2 mode enable */
         uint32_t  RUN1:1;            /* RUN1 mode enable */
         uint32_t  RUN0:1;            /* RUN0 mode enable */
         uint32_t  DRUN:1;            /* DRUN mode enable */
         uint32_t  SAFE:1;            /* SAFE mode enable */
         uint32_t:1;
         uint32_t  RESET:1;           /* RESET mode enable */
      } B;
   } ME_MEN_32B_tag;

   typedef union {   /* ME_IS - Interrupt Status Register */
      uint32_t R;
      struct {
         uint32_t:28;
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  I_ICONF:1;         /* Invalid mode config interrupt */
#else
         uint32_t  I_CONF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  I_IMODE:1;         /* Invalid mode interrupt */
#else
         uint32_t  I_MODE:1;            /* deprecated name - please avoid */
#endif
         uint32_t  I_SAFE:1;          /* SAFE mode interrupt */
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  I_MTC:1;           /* Mode transition complete interrupt */
#else
         uint32_t  I_TC:1;              /* deprecated name - please avoid */
#endif
      } B;
   } ME_IS_32B_tag;

   typedef union {   /* ME_IM - Interrupt Mask Register */
      uint32_t R;
      struct {
         uint32_t:28;
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  M_ICONF:1;         /* Invalid mode config interrupt mask */
#else
         uint32_t  M_CONF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  M_IMODE:1;         /* Invalid mode interrupt mask */
#else
         uint32_t  M_MODE:1;            /* deprecated name - please avoid */
#endif
         uint32_t  M_SAFE:1;          /* SAFE mode interrupt mask */
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  M_MTC:1;           /* Mode transition complete interrupt mask */
#else
         uint32_t  M_TC:1;              /* deprecated name - please avoid */
#endif
      } B;
   } ME_IM_32B_tag;

   typedef union {   /* ME_IMTS - Invalid Mode Transition Status Register */
      uint32_t R;
      struct {
         uint32_t:27;
         uint32_t  S_MTI:1;           /* Mode Transition Illegal status */
         uint32_t  S_MRI:1;           /* Mode Request Illegal status */
         uint32_t  S_DMA:1;           /* Disabled Mode Access status */
         uint32_t  S_NMA:1;           /* Non-existing Mode Access status */
         uint32_t  S_SEA:1;           /* Safe Event Active status */
      } B;
   } ME_IMTS_32B_tag;

   typedef union {   /* ME_DMTS - Debug Mode Transition Status Register */
      uint32_t R;
      struct {
         uint32_t  PREVIOUS_MODE:4;   /* Previous Device Mode */
         uint32_t:4;
         uint32_t  MPH_BUSY:1;        /* MC_ME/MC_PCU Handshake Busy Indicator */
         uint32_t:2;
         uint32_t  PMC_PROG:1;        /* MC_PCU Mode Change in Process Indicator */
         uint32_t  CORE_DBG:1;        /* Processor is in Debug Mode Indicator */
         uint32_t:2;
         uint32_t  SMR:1;             /* SAFE Mode Request */
         uint32_t:1;
         uint32_t  VREG_CSRC_SC:1;    /* Main VREG Clock Source State Change Indicator */
         uint32_t  CSRC_CSRC_SC:1;    /* Other Clock Source State Change Indicator */
         uint32_t  IRCOSC_SC:1;       /* IRCOSC State Change Indicator */
         uint32_t  SCSRC_SC:1;        /* Secondary System Clock Sources State Change Indicator */
         uint32_t  SYSCLK_SW:1;       /* System Clock Switching pending Status Indicator */
         uint32_t:1;
         uint32_t  FLASH_SC:1;        /* FLASH State Change Indicator */
         uint32_t  CDP_PRPH_0_143:1;   /* Clock Disable Process Pending Status for Periph. 0-143 */
         uint32_t:4;
         uint32_t  CDP_PRPH_64_95:1;   /* Clock Disable Process Pending Status for Periph. 64-95 */
         uint32_t  CDP_PRPH_32_63:1;   /* Clock Disable Process Pending Status for Periph. 32-63 */
         uint32_t  CDP_PRPH_0_31:1;   /* Clock Disable Process Pending Status for Periph. 0-31 */
      } B;
   } ME_DMTS_32B_tag;

   typedef union {   /* ME_RESET_MC - RESET Mode Configuration Register */
      uint32_t R;
      struct {
         uint32_t:8;
         uint32_t  PDO:1;             /* IOs output power-down control */
         uint32_t:2;
         uint32_t  MVRON:1;           /* Main voltage regulator control */
         uint32_t:2;
         uint32_t  FLAON:2;           /* Flash power-down control */
         uint32_t:8;
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  PLL1ON:1;          /* Secondary system clock source [8..0] control */
#else
         uint32_t  PLL2ON:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  PLL0ON:1;          /* System PLL control */
#else
         uint32_t  PLL1ON:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  XOSCON:1;          /* System crystal oscillator control */
#else
         uint32_t  XOSC0ON:1;           /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  IRCOSCON:1;        /* System RC oscillator control */
#else
         uint32_t  IRCON:1;             /* deprecated name - please avoid */
#endif
         uint32_t  SYSCLK:4;          /* System clock switch control */
      } B;
   } ME_RESET_MC_32B_tag;

   typedef union {   /* ME_SAFE_MC - Mode Configuration Register */
      uint32_t R;
      struct {
         uint32_t:8;
         uint32_t  PDO:1;             /* IOs output power-down control */
         uint32_t:2;
         uint32_t  MVRON:1;           /* Main voltage regulator control */
         uint32_t:2;
         uint32_t  FLAON:2;           /* Flash power-down control */
         uint32_t:8;
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  PLL1ON:1;          /* Secondary system clock source [8..0] control */
#else
         uint32_t  PLL2ON:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  PLL0ON:1;          /* System PLL control */
#else
         uint32_t  PLL1ON:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  XOSCON:1;          /* System crystal oscillator control */
#else
         uint32_t  XOSC0ON:1;           /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  IRCOSCON:1;        /* System RC oscillator control */
#else
         uint32_t  IRCON:1;             /* deprecated name - please avoid */
#endif
         uint32_t  SYSCLK:4;          /* System clock switch control */
      } B;
   } ME_SAFE_MC_32B_tag;

   typedef union {   /* ME_DRUN_MC - DRUN Mode Configuration Register */
      uint32_t R;
      struct {
         uint32_t:8;
         uint32_t  PDO:1;             /* IOs output power-down control */
         uint32_t:2;
         uint32_t  MVRON:1;           /* Main voltage regulator control */
         uint32_t:2;
         uint32_t  FLAON:2;           /* Flash power-down control */
         uint32_t:8;
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  PLL1ON:1;          /* Secondary system clock source [8..0] control */
#else
         uint32_t  PLL2ON:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  PLL0ON:1;          /* System PLL control */
#else
         uint32_t  PLL1ON:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  XOSCON:1;          /* System crystal oscillator control */
#else
         uint32_t  XOSC0ON:1;           /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  IRCOSCON:1;        /* System RC oscillator control */
#else
         uint32_t  IRCON:1;             /* deprecated name - please avoid */
#endif
         uint32_t  SYSCLK:4;          /* System clock switch control */
      } B;
   } ME_DRUN_MC_32B_tag;


   /* Register layout for all registers RUN_MC... */

   typedef union {   /* ME_RUN[0..3]_MC - RUN[0..3] Mode Configuration Registers */
      uint32_t R;
      struct {
         uint32_t:8;
         uint32_t  PDO:1;             /* IOs output power-down control */
         uint32_t:2;
         uint32_t  MVRON:1;           /* Main voltage regulator control */
         uint32_t:2;
         uint32_t  FLAON:2;           /* Flash power-down control */
         uint32_t:8;
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  PLL1ON:1;          /* Secondary system clock source [8..0] control */
#else
         uint32_t  PLL2ON:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  PLL0ON:1;          /* System PLL control */
#else
         uint32_t  PLL1ON:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  XOSCON:1;          /* System crystal oscillator control */
#else
         uint32_t  XOSC0ON:1;           /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  IRCOSCON:1;        /* System RC oscillator control */
#else
         uint32_t  IRCON:1;             /* deprecated name - please avoid */
#endif
         uint32_t  SYSCLK:4;          /* System clock switch control */
      } B;
   } ME_RUN_MC_32B_tag;

   typedef union {   /* ME_HALT0_MC - HALT0 Mode Configuration Register */
      uint32_t R;
      struct {
         uint32_t:8;
         uint32_t  PDO:1;             /* IOs output power-down control */
         uint32_t:2;
         uint32_t  MVRON:1;           /* Main voltage regulator control */
         uint32_t:2;
         uint32_t  FLAON:2;           /* Flash power-down control */
         uint32_t:8;
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  PLL1ON:1;          /* Secondary system clock source [8..0] control */
#else
         uint32_t  PLL2ON:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  PLL0ON:1;          /* System PLL control */
#else
         uint32_t  PLL1ON:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  XOSCON:1;          /* System crystal oscillator control */
#else
         uint32_t  XOSC0ON:1;           /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  IRCOSCON:1;        /* System RC oscillator control */
#else
         uint32_t  IRCON:1;             /* deprecated name - please avoid */
#endif
         uint32_t  SYSCLK:4;          /* System clock switch control */
      } B;
   } ME_HALT0_MC_32B_tag;

   typedef union {   /* ME_STOP0_MC - STOP0 Mode Configration Register */
      uint32_t R;
      struct {
         uint32_t:8;
         uint32_t  PDO:1;             /* IOs output power-down control */
         uint32_t:2;
         uint32_t  MVRON:1;           /* Main voltage regulator control */
         uint32_t:2;
         uint32_t  FLAON:2;           /* Flash power-down control */
         uint32_t:8;
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  PLL1ON:1;          /* Secondary system clock source [8..0] control */
#else
         uint32_t  PLL2ON:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  PLL0ON:1;          /* System PLL control */
#else
         uint32_t  PLL1ON:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  XOSCON:1;          /* System crystal oscillator control */
#else
         uint32_t  XOSC0ON:1;           /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  IRCOSCON:1;        /* System RC oscillator control */
#else
         uint32_t  IRCON:1;             /* deprecated name - please avoid */
#endif
         uint32_t  SYSCLK:4;          /* System clock switch control */
      } B;
   } ME_STOP0_MC_32B_tag;

   typedef union {   /* ME_STANDBY0_MC - STANDBY0 Mode Configration Register */
      uint32_t R;
      struct {
         uint32_t:8;
         uint32_t  PDO:1;             /* IOs output power-down control */
         uint32_t:2;
         uint32_t  MVRON:1;           /* Main voltage regulator control */
         uint32_t:2;
         uint32_t  FLAON:2;           /* Flash power-down control */
         uint32_t:8;
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  PLL1ON:1;          /* Secondary system clock source [8..0] control */
#else
         uint32_t  PLL2ON:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  PLL0ON:1;          /* System PLL control */
#else
         uint32_t  PLL1ON:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  XOSCON:1;          /* System crystal oscillator control */
#else
         uint32_t  XOSC0ON:1;           /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ME
         uint32_t  IRCOSCON:1;        /* System RC oscillator control */
#else
         uint32_t  IRCON:1;             /* deprecated name - please avoid */
#endif
         uint32_t  SYSCLK:4;          /* System clock switch control */
      } B;
   } ME_STANDBY0_MC_32B_tag;

   typedef union {   /* ME_PS0 - Peripheral Status Register 0 */
      uint32_t R;
      struct {
         uint32_t:7;
         uint32_t  S_FLEXRAY:1;       /* FlexRay status */
         uint32_t:6;
         uint32_t  S_FLEXCAN1:1;      /* FlexCAN1 status */
         uint32_t  S_FLEXCAN0:1;      /* FlexCAN0 status */
         uint32_t:9;
         uint32_t  S_DSPI2:1;         /* DSPI2 status */
         uint32_t  S_DSPI1:1;         /* DSPI1 status */
         uint32_t  S_DSPI0:1;         /* DSPI0 status */
         uint32_t:4;
      } B;
   } ME_PS0_32B_tag;

   typedef union {   /* ME_PS1 - Peripheral Status Register 1 */
      uint32_t R;
      struct {
         uint32_t:1;
         uint32_t  S_SWG:1;           /* SWG status */
         uint32_t:3;
         uint32_t  S_CRC:1;           /* CRC status */
         uint32_t:8;
         uint32_t  S_LIN_FLEX1:1;     /* LinFlex1 status */
         uint32_t  S_LIN_FLEX0:1;     /* LinFlex0 status */
         uint32_t:5;
         uint32_t  S_FLEXPWM1:1;      /* FlexPWM1 status */
         uint32_t  S_FLEXPWM0:1;      /* FlexPWM0 status */
         uint32_t  S_ETIMER2:1;       /* eTimer2 status */
         uint32_t  S_ETIMER1:1;       /* eTimer1 status */
         uint32_t  S_ETIMER0:1;       /* eTimer0 status */
         uint32_t:2;
         uint32_t  S_CTU:1;           /* CTU status */
         uint32_t:1;
         uint32_t  S_ADC1:1;          /* ADC1 status */
         uint32_t  S_ADC0:1;          /* ADC0 status */
      } B;
   } ME_PS1_32B_tag;

   typedef union {   /* ME_PS2 - Peripheral Status Register 2 */
      uint32_t R;
      struct {
         uint32_t:3;
         uint32_t  S_PIT:1;           /* PIT status */
         uint32_t:28;
      } B;
   } ME_PS2_32B_tag;


   /* Register layout for all registers RUN_PC... */

   typedef union {   /* ME_RUN_PC[0...7] - RUN Peripheral Configuration Registers */
      uint32_t R;
      struct {
         uint32_t:24;
         uint32_t  RUN3:1;            /* Peripheral control during RUN3 */
         uint32_t  RUN2:1;            /* Peripheral control during RUN2 */
         uint32_t  RUN1:1;            /* Peripheral control during RUN1 */
         uint32_t  RUN0:1;            /* Peripheral control during RUN0 */
         uint32_t  DRUN:1;            /* Peripheral control during DRUN */
         uint32_t  SAFE:1;            /* Peripheral control during SAFE */
         uint32_t  TEST:1;            /* Peripheral control during TEST */
         uint32_t  RESET:1;           /* Peripheral control during RESET */
      } B;
   } ME_RUN_PC_32B_tag;


   /* Register layout for all registers LP_PC... */

   typedef union {   /* ME_LP_PC[0...7] - Low Power Peripheral Configuration Registers */
      uint32_t R;
      struct {
         uint32_t:21;
         uint32_t  STOP0:1;           /* Peripheral control during STOP0 */
         uint32_t:1;
         uint32_t  HALT0:1;           /* Peripheral control during HALT0 */
         uint32_t:8;
      } B;
   } ME_LP_PC_32B_tag;


   /* Register layout for all registers PCTL... */

   typedef union {   /* ME_PCTL[0...143] - Peripheral Control Registers */
      uint8_t R;
      struct {
         uint8_t:1;
         uint8_t   DBG_F:1;           /* Peripheral control in debug mode */
         uint8_t   LP_CFG:3;          /* Peripheral configuration select for non-RUN modes */
         uint8_t   RUN_CFG:3;         /* Peripheral configuration select for RUN modes */
      } B;
   } ME_PCTL_8B_tag;




   /* Register layout for generated register(s) PS... */

   typedef union {   /*  */
      uint32_t R;
   } ME_PS_32B_tag;






   typedef struct ME_struct_tag { /* start of ME_tag */
                                       /* ME_GS - Global Status Register */
      ME_GS_32B_tag GS;                    /* offset: 0x0000 size: 32 bit */
                                      /* ME_MCTL - Mode Control Register */
      ME_MCTL_32B_tag MCTL;                /* offset: 0x0004 size: 32 bit */
      union {
         ME_MEN_32B_tag MER;               /* deprecated - please avoid */

                                        /* ME_MEN - Mode Enable Register */
         ME_MEN_32B_tag MEN;               /* offset: 0x0008 size: 32 bit */

      };
                                    /* ME_IS - Interrupt Status Register */
      ME_IS_32B_tag IS;                    /* offset: 0x000C size: 32 bit */
                                      /* ME_IM - Interrupt Mask Register */
      ME_IM_32B_tag IM;                    /* offset: 0x0010 size: 32 bit */
                    /* ME_IMTS - Invalid Mode Transition Status Register */
      ME_IMTS_32B_tag IMTS;                /* offset: 0x0014 size: 32 bit */
                      /* ME_DMTS - Debug Mode Transition Status Register */
      ME_DMTS_32B_tag DMTS;                /* offset: 0x0018 size: 32 bit */
      int8_t ME_reserved_001C_C[4];
      union {
                      /* ME_RESET_MC - RESET Mode Configuration Register */
         ME_RESET_MC_32B_tag RESET_MC;     /* offset: 0x0020 size: 32 bit */

         ME_RESET_MC_32B_tag RESET;        /* deprecated - please avoid */

      };
      int8_t ME_reserved_0024_C[4];
      union {
                             /* ME_SAFE_MC - Mode Configuration Register */
         ME_SAFE_MC_32B_tag SAFE_MC;       /* offset: 0x0028 size: 32 bit */

         ME_SAFE_MC_32B_tag SAFE;          /* deprecated - please avoid */

      };
      union {
                        /* ME_DRUN_MC - DRUN Mode Configuration Register */
         ME_DRUN_MC_32B_tag DRUN_MC;       /* offset: 0x002C size: 32 bit */

         ME_DRUN_MC_32B_tag DRUN;          /* deprecated - please avoid */

      };
      union {
             /* ME_RUN[0..3]_MC - RUN[0..3] Mode Configuration Registers */
         ME_RUN_MC_32B_tag RUN_MC[4];      /* offset: 0x0030  (0x0004 x 4) */

         ME_RUN_MC_32B_tag RUN[4];            /* offset: 0x0030  (0x0004 x 4) */ /* deprecated - please avoid */

         struct {
             /* ME_RUN[0..3]_MC - RUN[0..3] Mode Configuration Registers */
            ME_RUN_MC_32B_tag RUN0_MC;     /* offset: 0x0030 size: 32 bit */
            ME_RUN_MC_32B_tag RUN1_MC;     /* offset: 0x0034 size: 32 bit */
            ME_RUN_MC_32B_tag RUN2_MC;     /* offset: 0x0038 size: 32 bit */
            ME_RUN_MC_32B_tag RUN3_MC;     /* offset: 0x003C size: 32 bit */
         };

      };
      union {
                      /* ME_HALT0_MC - HALT0 Mode Configuration Register */
         ME_HALT0_MC_32B_tag HALT0_MC;     /* offset: 0x0040 size: 32 bit */

         ME_HALT0_MC_32B_tag HALT0;        /* deprecated - please avoid */

      };
      int8_t ME_reserved_0044_C[4];
      union {
                       /* ME_STOP0_MC - STOP0 Mode Configration Register */
         ME_STOP0_MC_32B_tag STOP0_MC;     /* offset: 0x0048 size: 32 bit */

         ME_STOP0_MC_32B_tag STOP0;        /* deprecated - please avoid */

      };
      int8_t ME_reserved_004C_C[8];
      union {
                 /* ME_STANDBY0_MC - STANDBY0 Mode Configration Register */
         ME_STANDBY0_MC_32B_tag STANDBY0_MC;  /* offset: 0x0054 size: 32 bit */

         ME_STANDBY0_MC_32B_tag STANDBY0;  /* deprecated - please avoid */

      };
      int8_t ME_reserved_0058_C[8];
      union {
         ME_PS_32B_tag PS[3];              /* offset: 0x0060  (0x0004 x 3) */

         struct {
                                /* ME_PS0 - Peripheral Status Register 0 */
            ME_PS0_32B_tag PS0;            /* offset: 0x0060 size: 32 bit */
                                /* ME_PS1 - Peripheral Status Register 1 */
            ME_PS1_32B_tag PS1;            /* offset: 0x0064 size: 32 bit */
                                /* ME_PS2 - Peripheral Status Register 2 */
            ME_PS2_32B_tag PS2;            /* offset: 0x0068 size: 32 bit */
         };

      };
      int8_t ME_reserved_006C_C[20];
      union {
         ME_RUN_PC_32B_tag RUNPC[8];       /* offset: 0x0080  (0x0004 x 8) */

            /* ME_RUN_PC[0...7] - RUN Peripheral Configuration Registers */
         ME_RUN_PC_32B_tag RUN_PC[8];      /* offset: 0x0080  (0x0004 x 8) */

         struct {
            /* ME_RUN_PC[0...7] - RUN Peripheral Configuration Registers */
            ME_RUN_PC_32B_tag RUN_PC0;     /* offset: 0x0080 size: 32 bit */
            ME_RUN_PC_32B_tag RUN_PC1;     /* offset: 0x0084 size: 32 bit */
            ME_RUN_PC_32B_tag RUN_PC2;     /* offset: 0x0088 size: 32 bit */
            ME_RUN_PC_32B_tag RUN_PC3;     /* offset: 0x008C size: 32 bit */
            ME_RUN_PC_32B_tag RUN_PC4;     /* offset: 0x0090 size: 32 bit */
            ME_RUN_PC_32B_tag RUN_PC5;     /* offset: 0x0094 size: 32 bit */
            ME_RUN_PC_32B_tag RUN_PC6;     /* offset: 0x0098 size: 32 bit */
            ME_RUN_PC_32B_tag RUN_PC7;     /* offset: 0x009C size: 32 bit */
         };

      };
      union {
         ME_LP_PC_32B_tag LPPC[8];          /* offset: 0x00A0  (0x0004 x 8) */

       /* ME_LP_PC[0...7] - Low Power Peripheral Configuration Registers */
         ME_LP_PC_32B_tag LP_PC[8];        /* offset: 0x00A0  (0x0004 x 8) */

         struct {
       /* ME_LP_PC[0...7] - Low Power Peripheral Configuration Registers */
            ME_LP_PC_32B_tag LP_PC0;       /* offset: 0x00A0 size: 32 bit */
            ME_LP_PC_32B_tag LP_PC1;       /* offset: 0x00A4 size: 32 bit */
            ME_LP_PC_32B_tag LP_PC2;       /* offset: 0x00A8 size: 32 bit */
            ME_LP_PC_32B_tag LP_PC3;       /* offset: 0x00AC size: 32 bit */
            ME_LP_PC_32B_tag LP_PC4;       /* offset: 0x00B0 size: 32 bit */
            ME_LP_PC_32B_tag LP_PC5;       /* offset: 0x00B4 size: 32 bit */
            ME_LP_PC_32B_tag LP_PC6;       /* offset: 0x00B8 size: 32 bit */
            ME_LP_PC_32B_tag LP_PC7;       /* offset: 0x00BC size: 32 bit */
         };

      };
      union {
                      /* ME_PCTL[0...143] - Peripheral Control Registers */
         ME_PCTL_8B_tag PCTL[144];         /* offset: 0x00C0  (0x0001 x 144) */

         struct {
                      /* ME_PCTL[0...143] - Peripheral Control Registers */
            ME_PCTL_8B_tag PCTL0;          /* offset: 0x00C0 size: 8 bit */
            ME_PCTL_8B_tag PCTL1;          /* offset: 0x00C1 size: 8 bit */
            ME_PCTL_8B_tag PCTL2;          /* offset: 0x00C2 size: 8 bit */
            ME_PCTL_8B_tag PCTL3;          /* offset: 0x00C3 size: 8 bit */
            ME_PCTL_8B_tag PCTL4;          /* offset: 0x00C4 size: 8 bit */
            ME_PCTL_8B_tag PCTL5;          /* offset: 0x00C5 size: 8 bit */
            ME_PCTL_8B_tag PCTL6;          /* offset: 0x00C6 size: 8 bit */
            ME_PCTL_8B_tag PCTL7;          /* offset: 0x00C7 size: 8 bit */
            ME_PCTL_8B_tag PCTL8;          /* offset: 0x00C8 size: 8 bit */
            ME_PCTL_8B_tag PCTL9;          /* offset: 0x00C9 size: 8 bit */
            ME_PCTL_8B_tag PCTL10;         /* offset: 0x00CA size: 8 bit */
            ME_PCTL_8B_tag PCTL11;         /* offset: 0x00CB size: 8 bit */
            ME_PCTL_8B_tag PCTL12;         /* offset: 0x00CC size: 8 bit */
            ME_PCTL_8B_tag PCTL13;         /* offset: 0x00CD size: 8 bit */
            ME_PCTL_8B_tag PCTL14;         /* offset: 0x00CE size: 8 bit */
            ME_PCTL_8B_tag PCTL15;         /* offset: 0x00CF size: 8 bit */
            ME_PCTL_8B_tag PCTL16;         /* offset: 0x00D0 size: 8 bit */
            ME_PCTL_8B_tag PCTL17;         /* offset: 0x00D1 size: 8 bit */
            ME_PCTL_8B_tag PCTL18;         /* offset: 0x00D2 size: 8 bit */
            ME_PCTL_8B_tag PCTL19;         /* offset: 0x00D3 size: 8 bit */
            ME_PCTL_8B_tag PCTL20;         /* offset: 0x00D4 size: 8 bit */
            ME_PCTL_8B_tag PCTL21;         /* offset: 0x00D5 size: 8 bit */
            ME_PCTL_8B_tag PCTL22;         /* offset: 0x00D6 size: 8 bit */
            ME_PCTL_8B_tag PCTL23;         /* offset: 0x00D7 size: 8 bit */
            ME_PCTL_8B_tag PCTL24;         /* offset: 0x00D8 size: 8 bit */
            ME_PCTL_8B_tag PCTL25;         /* offset: 0x00D9 size: 8 bit */
            ME_PCTL_8B_tag PCTL26;         /* offset: 0x00DA size: 8 bit */
            ME_PCTL_8B_tag PCTL27;         /* offset: 0x00DB size: 8 bit */
            ME_PCTL_8B_tag PCTL28;         /* offset: 0x00DC size: 8 bit */
            ME_PCTL_8B_tag PCTL29;         /* offset: 0x00DD size: 8 bit */
            ME_PCTL_8B_tag PCTL30;         /* offset: 0x00DE size: 8 bit */
            ME_PCTL_8B_tag PCTL31;         /* offset: 0x00DF size: 8 bit */
            ME_PCTL_8B_tag PCTL32;         /* offset: 0x00E0 size: 8 bit */
            ME_PCTL_8B_tag PCTL33;         /* offset: 0x00E1 size: 8 bit */
            ME_PCTL_8B_tag PCTL34;         /* offset: 0x00E2 size: 8 bit */
            ME_PCTL_8B_tag PCTL35;         /* offset: 0x00E3 size: 8 bit */
            ME_PCTL_8B_tag PCTL36;         /* offset: 0x00E4 size: 8 bit */
            ME_PCTL_8B_tag PCTL37;         /* offset: 0x00E5 size: 8 bit */
            ME_PCTL_8B_tag PCTL38;         /* offset: 0x00E6 size: 8 bit */
            ME_PCTL_8B_tag PCTL39;         /* offset: 0x00E7 size: 8 bit */
            ME_PCTL_8B_tag PCTL40;         /* offset: 0x00E8 size: 8 bit */
            ME_PCTL_8B_tag PCTL41;         /* offset: 0x00E9 size: 8 bit */
            ME_PCTL_8B_tag PCTL42;         /* offset: 0x00EA size: 8 bit */
            ME_PCTL_8B_tag PCTL43;         /* offset: 0x00EB size: 8 bit */
            ME_PCTL_8B_tag PCTL44;         /* offset: 0x00EC size: 8 bit */
            ME_PCTL_8B_tag PCTL45;         /* offset: 0x00ED size: 8 bit */
            ME_PCTL_8B_tag PCTL46;         /* offset: 0x00EE size: 8 bit */
            ME_PCTL_8B_tag PCTL47;         /* offset: 0x00EF size: 8 bit */
            ME_PCTL_8B_tag PCTL48;         /* offset: 0x00F0 size: 8 bit */
            ME_PCTL_8B_tag PCTL49;         /* offset: 0x00F1 size: 8 bit */
            ME_PCTL_8B_tag PCTL50;         /* offset: 0x00F2 size: 8 bit */
            ME_PCTL_8B_tag PCTL51;         /* offset: 0x00F3 size: 8 bit */
            ME_PCTL_8B_tag PCTL52;         /* offset: 0x00F4 size: 8 bit */
            ME_PCTL_8B_tag PCTL53;         /* offset: 0x00F5 size: 8 bit */
            ME_PCTL_8B_tag PCTL54;         /* offset: 0x00F6 size: 8 bit */
            ME_PCTL_8B_tag PCTL55;         /* offset: 0x00F7 size: 8 bit */
            ME_PCTL_8B_tag PCTL56;         /* offset: 0x00F8 size: 8 bit */
            ME_PCTL_8B_tag PCTL57;         /* offset: 0x00F9 size: 8 bit */
            ME_PCTL_8B_tag PCTL58;         /* offset: 0x00FA size: 8 bit */
            ME_PCTL_8B_tag PCTL59;         /* offset: 0x00FB size: 8 bit */
            ME_PCTL_8B_tag PCTL60;         /* offset: 0x00FC size: 8 bit */
            ME_PCTL_8B_tag PCTL61;         /* offset: 0x00FD size: 8 bit */
            ME_PCTL_8B_tag PCTL62;         /* offset: 0x00FE size: 8 bit */
            ME_PCTL_8B_tag PCTL63;         /* offset: 0x00FF size: 8 bit */
            ME_PCTL_8B_tag PCTL64;         /* offset: 0x0100 size: 8 bit */
            ME_PCTL_8B_tag PCTL65;         /* offset: 0x0101 size: 8 bit */
            ME_PCTL_8B_tag PCTL66;         /* offset: 0x0102 size: 8 bit */
            ME_PCTL_8B_tag PCTL67;         /* offset: 0x0103 size: 8 bit */
            ME_PCTL_8B_tag PCTL68;         /* offset: 0x0104 size: 8 bit */
            ME_PCTL_8B_tag PCTL69;         /* offset: 0x0105 size: 8 bit */
            ME_PCTL_8B_tag PCTL70;         /* offset: 0x0106 size: 8 bit */
            ME_PCTL_8B_tag PCTL71;         /* offset: 0x0107 size: 8 bit */
            ME_PCTL_8B_tag PCTL72;         /* offset: 0x0108 size: 8 bit */
            ME_PCTL_8B_tag PCTL73;         /* offset: 0x0109 size: 8 bit */
            ME_PCTL_8B_tag PCTL74;         /* offset: 0x010A size: 8 bit */
            ME_PCTL_8B_tag PCTL75;         /* offset: 0x010B size: 8 bit */
            ME_PCTL_8B_tag PCTL76;         /* offset: 0x010C size: 8 bit */
            ME_PCTL_8B_tag PCTL77;         /* offset: 0x010D size: 8 bit */
            ME_PCTL_8B_tag PCTL78;         /* offset: 0x010E size: 8 bit */
            ME_PCTL_8B_tag PCTL79;         /* offset: 0x010F size: 8 bit */
            ME_PCTL_8B_tag PCTL80;         /* offset: 0x0110 size: 8 bit */
            ME_PCTL_8B_tag PCTL81;         /* offset: 0x0111 size: 8 bit */
            ME_PCTL_8B_tag PCTL82;         /* offset: 0x0112 size: 8 bit */
            ME_PCTL_8B_tag PCTL83;         /* offset: 0x0113 size: 8 bit */
            ME_PCTL_8B_tag PCTL84;         /* offset: 0x0114 size: 8 bit */
            ME_PCTL_8B_tag PCTL85;         /* offset: 0x0115 size: 8 bit */
            ME_PCTL_8B_tag PCTL86;         /* offset: 0x0116 size: 8 bit */
            ME_PCTL_8B_tag PCTL87;         /* offset: 0x0117 size: 8 bit */
            ME_PCTL_8B_tag PCTL88;         /* offset: 0x0118 size: 8 bit */
            ME_PCTL_8B_tag PCTL89;         /* offset: 0x0119 size: 8 bit */
            ME_PCTL_8B_tag PCTL90;         /* offset: 0x011A size: 8 bit */
            ME_PCTL_8B_tag PCTL91;         /* offset: 0x011B size: 8 bit */
            ME_PCTL_8B_tag PCTL92;         /* offset: 0x011C size: 8 bit */
            ME_PCTL_8B_tag PCTL93;         /* offset: 0x011D size: 8 bit */
            ME_PCTL_8B_tag PCTL94;         /* offset: 0x011E size: 8 bit */
            ME_PCTL_8B_tag PCTL95;         /* offset: 0x011F size: 8 bit */
            ME_PCTL_8B_tag PCTL96;         /* offset: 0x0120 size: 8 bit */
            ME_PCTL_8B_tag PCTL97;         /* offset: 0x0121 size: 8 bit */
            ME_PCTL_8B_tag PCTL98;         /* offset: 0x0122 size: 8 bit */
            ME_PCTL_8B_tag PCTL99;         /* offset: 0x0123 size: 8 bit */
            ME_PCTL_8B_tag PCTL100;        /* offset: 0x0124 size: 8 bit */
            ME_PCTL_8B_tag PCTL101;        /* offset: 0x0125 size: 8 bit */
            ME_PCTL_8B_tag PCTL102;        /* offset: 0x0126 size: 8 bit */
            ME_PCTL_8B_tag PCTL103;        /* offset: 0x0127 size: 8 bit */
            ME_PCTL_8B_tag PCTL104;        /* offset: 0x0128 size: 8 bit */
            ME_PCTL_8B_tag PCTL105;        /* offset: 0x0129 size: 8 bit */
            ME_PCTL_8B_tag PCTL106;        /* offset: 0x012A size: 8 bit */
            ME_PCTL_8B_tag PCTL107;        /* offset: 0x012B size: 8 bit */
            ME_PCTL_8B_tag PCTL108;        /* offset: 0x012C size: 8 bit */
            ME_PCTL_8B_tag PCTL109;        /* offset: 0x012D size: 8 bit */
            ME_PCTL_8B_tag PCTL110;        /* offset: 0x012E size: 8 bit */
            ME_PCTL_8B_tag PCTL111;        /* offset: 0x012F size: 8 bit */
            ME_PCTL_8B_tag PCTL112;        /* offset: 0x0130 size: 8 bit */
            ME_PCTL_8B_tag PCTL113;        /* offset: 0x0131 size: 8 bit */
            ME_PCTL_8B_tag PCTL114;        /* offset: 0x0132 size: 8 bit */
            ME_PCTL_8B_tag PCTL115;        /* offset: 0x0133 size: 8 bit */
            ME_PCTL_8B_tag PCTL116;        /* offset: 0x0134 size: 8 bit */
            ME_PCTL_8B_tag PCTL117;        /* offset: 0x0135 size: 8 bit */
            ME_PCTL_8B_tag PCTL118;        /* offset: 0x0136 size: 8 bit */
            ME_PCTL_8B_tag PCTL119;        /* offset: 0x0137 size: 8 bit */
            ME_PCTL_8B_tag PCTL120;        /* offset: 0x0138 size: 8 bit */
            ME_PCTL_8B_tag PCTL121;        /* offset: 0x0139 size: 8 bit */
            ME_PCTL_8B_tag PCTL122;        /* offset: 0x013A size: 8 bit */
            ME_PCTL_8B_tag PCTL123;        /* offset: 0x013B size: 8 bit */
            ME_PCTL_8B_tag PCTL124;        /* offset: 0x013C size: 8 bit */
            ME_PCTL_8B_tag PCTL125;        /* offset: 0x013D size: 8 bit */
            ME_PCTL_8B_tag PCTL126;        /* offset: 0x013E size: 8 bit */
            ME_PCTL_8B_tag PCTL127;        /* offset: 0x013F size: 8 bit */
            ME_PCTL_8B_tag PCTL128;        /* offset: 0x0140 size: 8 bit */
            ME_PCTL_8B_tag PCTL129;        /* offset: 0x0141 size: 8 bit */
            ME_PCTL_8B_tag PCTL130;        /* offset: 0x0142 size: 8 bit */
            ME_PCTL_8B_tag PCTL131;        /* offset: 0x0143 size: 8 bit */
            ME_PCTL_8B_tag PCTL132;        /* offset: 0x0144 size: 8 bit */
            ME_PCTL_8B_tag PCTL133;        /* offset: 0x0145 size: 8 bit */
            ME_PCTL_8B_tag PCTL134;        /* offset: 0x0146 size: 8 bit */
            ME_PCTL_8B_tag PCTL135;        /* offset: 0x0147 size: 8 bit */
            ME_PCTL_8B_tag PCTL136;        /* offset: 0x0148 size: 8 bit */
            ME_PCTL_8B_tag PCTL137;        /* offset: 0x0149 size: 8 bit */
            ME_PCTL_8B_tag PCTL138;        /* offset: 0x014A size: 8 bit */
            ME_PCTL_8B_tag PCTL139;        /* offset: 0x014B size: 8 bit */
            ME_PCTL_8B_tag PCTL140;        /* offset: 0x014C size: 8 bit */
            ME_PCTL_8B_tag PCTL141;        /* offset: 0x014D size: 8 bit */
            ME_PCTL_8B_tag PCTL142;        /* offset: 0x014E size: 8 bit */
            ME_PCTL_8B_tag PCTL143;        /* offset: 0x014F size: 8 bit */
         };

      };
   } ME_tag;


#define ME    (*(volatile ME_tag *) 0xC3FDC000UL)



/****************************************************************/
/*                                                              */
/* Module: OSC  */
/*                                                              */
/****************************************************************/

   typedef union {   /* OSC_CTL - Control Register */
      uint32_t R;
      struct {
         uint32_t  OSCBYP:1;          /* High Frequency Oscillator Bypass */
         uint32_t:7;
         uint32_t  EOCV:8;            /* End of Count Value */
         uint32_t  M_OSC:1;           /* High Frequency Oscillator Clock Interrupt Mask */
         uint32_t:2;
         uint32_t  OSCDIV:5;          /* High Frequency Oscillator Division Factor */
         uint32_t  I_OSC:1;           /* High Frequency Oscillator Clock Interrupt */
         uint32_t:5;
         uint32_t S_OSC:1;
         uint32_t OSCON:1;      } B;
   } OSC_CTL_32B_tag;



   typedef struct OSC_struct_tag { /* start of OSC_tag */
                                           /* OSC_CTL - Control Register */
      OSC_CTL_32B_tag CTL;                 /* offset: 0x0000 size: 32 bit */
   } OSC_tag;


#define OSC   (*(volatile OSC_tag *) 0xC3FE0000UL)



/****************************************************************/
/*                                                              */
/* Module: RC  */
/*                                                              */
/****************************************************************/

   typedef union {   /* RC_CTL - Control Register */
      uint32_t R;
      struct {
         uint32_t:10;
         uint32_t  RCTRIM:6;          /* Main RC Trimming Bits */
         uint32_t:3;
         uint32_t  RCDIV:5;           /* Main RC Clock Division Factor */
         uint32_t:2;
         uint32_t  S_RC_STDBY:1;      /* MRC Oscillator Powerdown Status */
         uint32_t:5;
      } B;
   } RC_CTL_32B_tag;



   typedef struct RC_struct_tag { /* start of RC_tag */
                                            /* RC_CTL - Control Register */
      RC_CTL_32B_tag CTL;                  /* offset: 0x0000 size: 32 bit */
   } RC_tag;


#define RC    (*(volatile RC_tag *) 0xC3FE0060UL)



/****************************************************************/
/*                                                              */
/* Module: PLLD  */
/*                                                              */
/****************************************************************/

   typedef union {   /* PLLD_CR - Control Register */
      uint32_t R;
      struct {
         uint32_t:2;
         uint32_t  IDF:4;             /* PLL Input Division Factor */
         uint32_t  ODF:2;             /* PLL Output Division Factor */
         uint32_t:1;
         uint32_t  NDIV:7;            /* PLL Loop Division Factor */
         uint32_t:7;
         uint32_t  EN_PLL_SW:1;       /* Enable Progressive Clock Switching */
         uint32_t  MODE:1;            /* Activate 1:1 Mode */
         uint32_t  UNLOCK_ONCE:1;     /* PLL Loss of Lock */
         uint32_t  M_LOCK:1;          /* Mask for the i_lock Output Interrupt */
         uint32_t  I_LOCK:1;          /* PLL Lock Signal Toggle Indicator */
         uint32_t  S_LOCK:1;          /* PLL has Aquired Lock */
         uint32_t  PLL_FAIL_MASK:1;   /* PLL Fail Mask */
         uint32_t  PLL_FAIL_FLAG:1;   /* PLL Fail Flag */
         uint32_t  PLL_ON:1;          /* PLL ON Bit */
      } B;
   } PLLD_CR_32B_tag;

   typedef union {   /* PLLD_MR - PLLD Modulation Register */
      uint32_t R;
      struct {
         uint32_t  STRB_BYPASS:1;     /* Strobe Bypass */
         uint32_t:1;
         uint32_t  SPRD_SEL:1;        /* Spread Type Selection */
         uint32_t  MOD_PERIOD:13;     /* Modulation Period */
#ifndef USE_FIELD_ALIASES_PLLD
         uint32_t  SSCG_EN:1;         /* Spread Spectrum Clock Generation Enable */
#else
         uint32_t FM_EN:1;            /* deprecated name - please avoid */
#endif
         uint32_t  INC_STEP:15;       /* Increment Step */
      } B;
   } PLLD_MR_32B_tag;



   typedef struct PLLD_struct_tag { /* start of PLLD_tag */
                                           /* PLLD_CR - Control Register */
      PLLD_CR_32B_tag CR;                  /* offset: 0x0000 size: 32 bit */
                                   /* PLLD_MR - PLLD Modulation Register */
      PLLD_MR_32B_tag MR;                  /* offset: 0x0004 size: 32 bit */
	  
	  uint32_t plld_reserved[6];
   } PLLD_tag;


#define PLLD0 (*(volatile PLLD_tag *) 0xC3FE00A0UL)
#define PLLD1 (*(volatile PLLD_tag *) 0xC3FE00C0UL)



/****************************************************************/
/*                                                              */
/* Module: CMU  */
/*                                                              */
/****************************************************************/

   typedef union {   /* CMU_CSR - Control Status Register */
      uint32_t R;
      struct {
         uint32_t:8;
         uint32_t  SFM:1;             /* Start Frequency Measure */
         uint32_t:13;
#ifndef USE_FIELD_ALIASES_RGM
         uint32_t  CKSEL1:2;          /* RC Oscillator(s) Selection Bit */
#else
         uint32_t  CLKSEL1:2;          /* deprecated name - please avoid */
#endif
         uint32_t:5;
         uint32_t  RCDIV:2;           /* RCfast Clock Division Factor */
         uint32_t  CME_A:1;           /* PLL_A Clock Monitor Enable */
      } B;
   } CMU_CSR_32B_tag;

   typedef union {   /* CMU_FDR - Frequency Display Register */
      uint32_t R;
      struct {
         uint32_t:12;
         uint32_t  FD:20;             /* Measured Frequency Bits */
      } B;
   } CMU_FDR_32B_tag;

   typedef union {   /* CMU_HFREFR_A - High Frequency Reference Register */
      uint32_t R;
      struct {
         uint32_t:20;
         uint32_t  HFREF_A:12;        /* High Frequency Reference Value */
      } B;
   } CMU_HFREFR_A_32B_tag;

   typedef union {   /* CMU_LFREFR_A - Low Frequency Reference Register */
      uint32_t R;
      struct {
         uint32_t:20;
         uint32_t  LFREF_A:12;        /* Low Frequency Reference Value */
      } B;
   } CMU_LFREFR_A_32B_tag;

   typedef union {   /* CMU_ISR - Interrupt Status Register */
      uint32_t R;
      struct {
         uint32_t:28;
         uint32_t  FLCI_A:1;          /* PLL_A Clock Frequency less than Reference Clock Interrupt */
#ifndef USE_FIELD_ALIASES_RGM
         uint32_t  FHH_AI:1;          /* PLL_A Clock Frequency higher than high Reference Interrupt */
#else
         uint32_t  FHHI_A:1;          /* deprecated name - please avoid */
#endif
         uint32_t  FLLI_A:1;          /* PLL_A Clock Frequency less than low Reference Interrupt */
         uint32_t  OLRI:1;            /* Oscillator Frequency less than RC Frequency Interrupt */
      } B;
   } CMU_ISR_32B_tag;

   typedef union {   /* CMU_IMR - Interrupt Mask Register */
      uint32_t R;
   } CMU_IMR_32B_tag;

   typedef union {   /* CMU_MDR - Measurement Duration Register */
      uint32_t R;
      struct {
         uint32_t:12;
         uint32_t  MD:20;             /* Measurment Duration Bits */
      } B;
   } CMU_MDR_32B_tag;



   typedef struct CMU_struct_tag { /* start of CMU_tag */
                                    /* CMU_CSR - Control Status Register */
      CMU_CSR_32B_tag CSR;                 /* offset: 0x0000 size: 32 bit */
                                 /* CMU_FDR - Frequency Display Register */
      CMU_FDR_32B_tag FDR;                 /* offset: 0x0004 size: 32 bit */
                     /* CMU_HFREFR_A - High Frequency Reference Register */
      CMU_HFREFR_A_32B_tag HFREFR_A;       /* offset: 0x0008 size: 32 bit */
                      /* CMU_LFREFR_A - Low Frequency Reference Register */
      CMU_LFREFR_A_32B_tag LFREFR_A;       /* offset: 0x000C size: 32 bit */
                                  /* CMU_ISR - Interrupt Status Register */
      CMU_ISR_32B_tag ISR;                 /* offset: 0x0010 size: 32 bit */
                                    /* CMU_IMR - Interrupt Mask Register */
      CMU_IMR_32B_tag IMR;                 /* offset: 0x0014 size: 32 bit */
                              /* CMU_MDR - Measurement Duration Register */
      CMU_MDR_32B_tag MDR;                 /* offset: 0x0018 size: 32 bit */
   } CMU_tag;


#define CMU0  (*(volatile CMU_tag *) 0xC3FE0100UL)
#define CMU1  (*(volatile CMU_tag *) 0xC3FE0120UL)
#define CMU2  (*(volatile CMU_tag *) 0xC3FE0140UL)



/****************************************************************/
/*                                                              */
/* Module: CGM  */
/*                                                              */
/****************************************************************/

   typedef union {   /* Output Clock Enable Register */
      uint32_t R;
      uint8_t   BYTE[4];    /* individual bytes can be accessed */
      uint16_t  HALF[2];    /* individual halfwords can be accessed */
      uint32_t  WORD;       /* individual words can be accessed */
      struct {
         uint32_t:31;
         uint32_t  EN:1;              /* Clock Enable Bit */
      } B;
   } CGM_OC_EN_32B_tag;

   typedef union {   /* Output Clock Division Select Register */
      uint32_t R;
      uint8_t   BYTE[4];    /* individual bytes can be accessed */
      uint16_t  HALF[2];    /* individual halfwords can be accessed */
      uint32_t  WORD;       /* individual words can be accessed */
      struct {
         uint32_t:2;
         uint32_t  SELDIV:2;          /* Output Clock Division Select */
         uint32_t  SELCTL:4;          /* Output Clock Source Selection Control */
         uint32_t:24;
      } B;
   } CGM_OCDS_SC_32B_tag;

   typedef union {   /* System Clock Select Status Register */
      uint32_t R;
      uint8_t   BYTE[4];    /* individual bytes can be accessed */
      uint16_t  HALF[2];    /* individual halfwords can be accessed */
      uint32_t  WORD;       /* individual words can be accessed */
      struct {
         uint32_t:4;
         uint32_t  SELSTAT:4;         /* System Clock Source Selection Status */
         uint32_t:24;
      } B;
   } CGM_SC_SS_32B_tag;

   typedef union {   /* System Clock Divider Configuration Register */
      uint32_t R;
      uint8_t   BYTE[4];    /* individual bytes can be accessed */
      uint16_t  HALF[2];    /* individual halfwords can be accessed */
      uint32_t  WORD;       /* individual words can be accessed */
      struct {
         uint32_t  DE0:1;             /* Divider 0 Enable */
         uint32_t:3;
         uint32_t  DIV0:4;            /* Divider 0 Value */
         uint32_t:24;
      } B;
   } CGM_SC_DC0_3_32B_tag;


   /* Register layout for all registers SC_DC... */

   typedef union {   /* System Clock Divider Configuration Register */
      uint8_t R;
      struct {
         uint8_t   DE:1;              /* Divider Enable */
         uint8_t:3;
         uint8_t   DIV:4;             /* Divider Division Value */
      } B;
   } CGM_SC_DC_8B_tag;


   /* Register layout for all registers AC_SC... */

   typedef union {   /* Auxiliary Clock Select Control Registers */
      uint32_t R;
      uint8_t   BYTE[4];    /* individual bytes can be accessed */
      uint16_t  HALF[2];    /* individual halfwords can be accessed */
      uint32_t  WORD;       /* individual words can be accessed */
      struct {
         uint32_t:4;
         uint32_t  SELCTL:4;          /* Auxliary Clock Source Selection Control */
         uint32_t:24;
      } B;
   } CGM_AC_SC_32B_tag;


   /* Register layout for all registers AC_DC0_3... */

   typedef union {   /* Auxiliary Clock Divider Configuration Registers */
      uint32_t R;
      struct {
         uint32_t  DE0:1;             /* Divider 0 Enable */
         uint32_t:3;
         uint32_t  DIV0:4;            /* Divider 0 Value */
         uint32_t  DE1:1;             /* Divider 1 Enable */
         uint32_t:3;
         uint32_t  DIV1:4;            /* Divider 1 Value */
         uint32_t:16;
      } B;
   } CGM_AC_DC0_3_32B_tag;


   typedef struct CGM_AUXCLK_struct_tag {

                             /* Auxiliary Clock Select Control Registers */
      CGM_AC_SC_32B_tag AC_SC;            /* relative offset: 0x0000 */
                      /* Auxiliary Clock Divider Configuration Registers */
      CGM_AC_DC0_3_32B_tag AC_DC0_3;      /* relative offset: 0x0004 */

   } CGM_AUXCLK_tag;


   typedef struct CGM_struct_tag { /* start of CGM_tag */
      OSC_CTL_32B_tag OSC_CTL;             /* offset: 0x0000 size: 32 bit */
      int8_t CGM_reserved_0004[92];
      RC_CTL_32B_tag RC_CTL;               /* offset: 0x0060 size: 32 bit */
      int8_t CGM_reserved_0064[60];
      PLLD_tag FMPLL[2];                   /* offset: 0x00A0  (0x0020 x 2) */
      int8_t CGM_reserved_00E0[32];
      CMU_CSR_32B_tag CMU_0_CSR;           /* offset: 0x0100 size: 32 bit */
      CMU_FDR_32B_tag CMU_0_FDR;           /* offset: 0x0104 size: 32 bit */
      CMU_HFREFR_A_32B_tag CMU_0_HFREFR_A;  /* offset: 0x0108 size: 32 bit */
      CMU_LFREFR_A_32B_tag CMU_0_LFREFR_A;  /* offset: 0x010C size: 32 bit */
      CMU_ISR_32B_tag CMU_0_ISR;           /* offset: 0x0110 size: 32 bit */
      CMU_IMR_32B_tag CMU_0_IMR;           /* offset: 0x0114 size: 32 bit */
      CMU_MDR_32B_tag CMU_0_MDR;           /* offset: 0x0118 size: 32 bit */
      int8_t CGM_reserved_011C[4];
      CMU_CSR_32B_tag CMU_1_CSR;           /* offset: 0x0120 size: 32 bit */
      int8_t CGM_reserved_0124[4];
      CMU_HFREFR_A_32B_tag CMU_1_HFREFR_A;  /* offset: 0x0128 size: 32 bit */
      CMU_LFREFR_A_32B_tag CMU_1_LFREFR_A;  /* offset: 0x012C size: 32 bit */
      CMU_ISR_32B_tag CMU_1_ISR;           /* offset: 0x0130 size: 32 bit */
      int8_t CGM_reserved_0134[572];
      union {
                 /* Output Clock Enable Register */
         CGM_OC_EN_32B_tag OC_EN;             /* offset: 0x0370 size: 32 bit */

         CGM_OC_EN_32B_tag OCEN;  /* deprecated - please avoid */

      };
      union {
                 /* Output Clock Division Select Register */
         CGM_OCDS_SC_32B_tag OCDS_SC;         /* offset: 0x0374 size: 32 bit */

         CGM_OCDS_SC_32B_tag OCDSSC;  /* deprecated - please avoid */

      };
      union {
                 /* Output Clock Division Select Register */
         CGM_SC_SS_32B_tag SC_SS;             /* offset: 0x0378 size: 32 bit */

         CGM_SC_SS_32B_tag SCSS;  /* deprecated - please avoid */

      };                                  /* System Clock Select Status Register */
      union {
         struct {
                          /* System Clock Divider Configuration Register */
            CGM_SC_DC_8B_tag SC_DC[2];     /* offset: 0x037C  (0x0001 x 2) */
            int8_t CGM_reserved_037E_E0[2];
         };

         struct {
                          /* System Clock Divider Configuration Register */
            CGM_SC_DC_8B_tag SC_DC0;       /* offset: 0x037C size: 8 bit */
            CGM_SC_DC_8B_tag SC_DC1;       /* offset: 0x037D size: 8 bit */
            int8_t CGM_reserved_037E_E1[2];
         };

                          /* System Clock Divider Configuration Register */
         union {
            CGM_SC_DC0_3_32B_tag SC_DC0_3;    /* offset: 0x037C size: 32 bit */
            CGM_SC_DC0_3_32B_tag SCDC;    /* deprecated - please avoid */
         };
      };
      union {
                                                 /*  Register set AUXCLK */
         CGM_AUXCLK_tag AUXCLK[6];         /* offset: 0x0380  (0x0008 x 6) */

         struct {
            union {
                             /* Auxiliary Clock Select Control Registers */
               CGM_AC_SC_32B_tag AC0_SC;      /* offset: 0x0380 size: 32 bit */
            
               CGM_AC_SC_32B_tag AC0SC;  /* deprecated - please avoid */
            
            };  
            union {
                      /* Auxiliary Clock Divider Configuration Registers */
               CGM_AC_DC0_3_32B_tag AC0_DC0_3;  /* offset: 0x0384 size: 32 bit */
            
               CGM_AC_DC0_3_32B_tag AC0DC;  /* deprecated - please avoid */
            
            };  
            union {
                             /* Auxiliary Clock Select Control Registers */
               CGM_AC_SC_32B_tag AC1_SC;      /* offset: 0x0388 size: 32 bit */
            
               CGM_AC_SC_32B_tag AC1SC;  /* deprecated - please avoid */
            
            };  
            union {
                      /* Auxiliary Clock Divider Configuration Registers */
               CGM_AC_DC0_3_32B_tag AC1_DC0_3;  /* offset: 0x038C size: 32 bit */
            
               CGM_AC_DC0_3_32B_tag AC1DC;  /* deprecated - please avoid */
            
            };  
            union {
                             /* Auxiliary Clock Select Control Registers */
               CGM_AC_SC_32B_tag AC2_SC;      /* offset: 0x0390 size: 32 bit */
            
               CGM_AC_SC_32B_tag AC2SC;  /* deprecated - please avoid */
            
            };  
            union {
                      /* Auxiliary Clock Divider Configuration Registers */
               CGM_AC_DC0_3_32B_tag AC2_DC0_3;  /* offset: 0x0394 size: 32 bit */
            
               CGM_AC_DC0_3_32B_tag AC2DC;  /* deprecated - please avoid */
            
            };  
            union {
                             /* Auxiliary Clock Select Control Registers */
               CGM_AC_SC_32B_tag AC3_SC;      /* offset: 0x0398 size: 32 bit */
            
               CGM_AC_SC_32B_tag AC3SC;  /* deprecated - please avoid */
            
            };  
            union {
                      /* Auxiliary Clock Divider Configuration Registers */
               CGM_AC_DC0_3_32B_tag AC3_DC0_3;  /* offset: 0x039C size: 32 bit */
            
               CGM_AC_DC0_3_32B_tag AC3DC;  /* deprecated - please avoid */
            
            };  
            union {
                             /* Auxiliary Clock Select Control Registers */
               CGM_AC_SC_32B_tag AC4_SC;      /* offset: 0x03A0 size: 32 bit */
            
               CGM_AC_SC_32B_tag AC4SC;  /* deprecated - please avoid */
            
            };  
			union {
                      /* Auxiliary Clock Divider Configuration Registers */
				CGM_AC_DC0_3_32B_tag AC4_DC0_3;  /* offset: 0x03A4 size: 32 bit */
				
                CGM_AC_DC0_3_32B_tag AC4DC;  /* deprecated - please avoid */
			};
            union {
                             /* Auxiliary Clock Select Control Registers */
               CGM_AC_SC_32B_tag AC5_SC;      /* offset: 0x03A8 size: 32 bit */
            
               CGM_AC_SC_32B_tag AC5SC;  /* deprecated - please avoid */
            
            };  
            union {
                      /* Auxiliary Clock Divider Configuration Registers */
               CGM_AC_DC0_3_32B_tag AC5_DC0_3;  /* offset: 0x03AC size: 32 bit */
            
               CGM_AC_DC0_3_32B_tag AC5DC;  /* deprecated - please avoid */
            
            };
         };

      };
   } CGM_tag;


#define CGM   (*(volatile CGM_tag *) 0xC3FE0000UL)



/****************************************************************/
/*                                                              */
/* Module: RGM  */
/*                                                              */
/****************************************************************/

   typedef union {   /* Functional Event Status Register */
      uint16_t R;
      struct {
         uint16_t  F_EXR:1;           /* Flag for External Reset */
         uint16_t  F_FCCU_HARD:1;     /* Flag for FCCU hard reaction request */
         uint16_t  F_FCCU_SOFT:1;     /* Flag for FCCU soft reaction request */
         uint16_t  F_ST_DONE:1;       /* Flag for self-test completed */
#ifndef USE_FIELD_ALIASES_RGM
         uint16_t  F_CMU12_FHL:1;     /* Flag for CMU 1/2 clock freq. too high/low */
#else
         uint16_t  F_CMU1_FHL:1;        /* deprecated name - please avoid */
#endif
         uint16_t  F_FL_ECC_RCC:1;    /* Flag for Flash, ECC, or lock-step error */
         uint16_t  F_PLL1:1;          /* Flag for PLL1 fail */
         uint16_t  F_SWT:1;           /* Flag for Software Watchdog Timer */
         uint16_t  F_FCCU_SAFE:1;     /* Flag for FCCU SAFE mode request */
         uint16_t  F_CMU0_FHL:1;      /* Flag for CMU 0 clock freq. too high/low */
         uint16_t  F_CMU0_OLR:1;      /* Flag for oscillator freq. too low */
         uint16_t  F_PLL0:1;          /* Flag for PLL0 fail */
         uint16_t  F_CWD:1;           /* Flag for Core Watchdog Reset */
         uint16_t  F_SOFT:1;          /* Flag for software reset */
         uint16_t  F_CORE:1;          /* Flag for core reset */
         uint16_t  F_JTAG:1;          /* Flag for JTAG initiated reset */
      } B;
   } RGM_FES_16B_tag;

   typedef union {   /* Destructive Event Status Register */
      uint16_t R;
      struct {
#ifndef USE_FIELD_ALIASES_RGM
         uint16_t  F_POR:1;           /* Flag for Power on Reset */
#else
         uint16_t  POR:1;               /* deprecated name - please avoid */
#endif
         uint16_t:7;
         uint16_t  F_COMP:1;          /* Flag for comparator error */
         uint16_t  F_LVD27_IO:1;      /* Flag for 2.7V low-voltage detected (I/O) */
         uint16_t  F_LVD27_FLASH:1;   /* Flag for 2.7V low-voltage detected (Flash) */
         uint16_t  F_LVD27_VREG:1;    /* Flag for 2.7V low-voltage detected (VREG) */
         uint16_t:2;
         uint16_t  F_HVD12:1;         /* Flag for 1.2V high-voltage detected */
#ifndef USE_FIELD_ALIASES_RGM
         uint16_t  F_LVD12:1;         /* Flag for 1.2V low-voltage detected */
#else
         uint16_t  F_LVD12_PD0:1;       /* deprecated name - please avoid */
#endif
      } B;
   } RGM_DES_16B_tag;

   typedef union {   /* Functional Event Reset Disable Register */
      uint16_t R;
      struct {
         uint16_t  D_EXR:1;           /* Disable External Pad Event Reset */
         uint16_t  D_FCCU_HARD:1;     /* Disable FCCU hard reaction request */
         uint16_t  D_FCCU_SOFT:1;     /* Disable FCCU soft reaction request */
         uint16_t  D_ST_DONE:1;       /* Disable self-test completed */
#ifndef USE_FIELD_ALIASES_RGM
         uint16_t  D_CMU12_FHL:1;     /* Disable CMU 1/2 clock freq. too high/low */
#else
         uint16_t  D_CMU1_FHL:1;        /* deprecated name - please avoid */
#endif
         uint16_t  D_FL_ECC_RCC:1;    /* Disable Flash, ECC, or lock-step error */
         uint16_t  D_PLL1:1;          /* Disable PLL1 fail */
         uint16_t  D_SWT:1;           /* Disable Software Watchdog Timer */
         uint16_t  D_FCCU_SAFE:1;     /* Disable FCCU SAFE mode request */
         uint16_t  D_CMU0_FHL:1;      /* Disable CMU 0 clock freq. too high/low */
         uint16_t  D_CMU0_OLR:1;      /* Disable oscillator freq. too low */
         uint16_t  D_PLL0:1;          /* Disable PLL0 fail */
         uint16_t  D_CWD:1;           /* Disable Core Watchdog Reset */
         uint16_t  D_SOFT:1;          /* Disable software reset */
         uint16_t  D_CORE:1;          /* Disable core reset */
         uint16_t  D_JTAG:1;          /* Disable JTAG initiated reset */
      } B;
   } RGM_FERD_16B_tag;

   typedef union {   /* Destructive Event Reset Disable Register */
      uint16_t R;
      struct {
         uint16_t:8;
         uint16_t  D_COMP:1;          /* Disable comparator error */
         uint16_t  D_LVD27_IO:1;      /* Disable 2.7V low-voltage detected (I/O) */
         uint16_t  D_LVD27_FLASH:1;   /* Disable 2.7V low-voltage detected (Flash) */
         uint16_t  D_LVD27_VREG:1;    /* Disable 2.7V low-voltage detected (VREG) */
         uint16_t:2;
         uint16_t  D_HVD12:1;         /* Disable 1.2V high-voltage detected */
#ifndef USE_FIELD_ALIASES_RGM
         uint16_t  D_LVD12:1;         /* Disable 1.2V low-voltage detected */
#else
         uint16_t  D_LVD12_PD0:1;       /* deprecated name - please avoid */
#endif
      } B;
   } RGM_DERD_16B_tag;

   typedef union {   /* Functional Event Alternate Request Register */
      uint16_t R;
      struct {
         uint16_t:4;
#ifndef USE_FIELD_ALIASES_RGM
         uint16_t  AR_CMU12_FHL:1;    /* Alternate Request for CMU1/2 clock freq. too high/low */
#else
         uint16_t  AR_CMU1_FHL:1;       /* deprecated name - please avoid */
#endif
         uint16_t:1;
         uint16_t  AR_PLL1:1;         /* Alternate Request for PLL1 fail */
         uint16_t:1;
         uint16_t  AR_FCCU_SAVE:1;    /* Alternate Request for FCCU SAFE mode request */
         uint16_t  AR_CMU0_FHL:1;     /* Alternate Request for CMU0 clock freq.
 too high/low */
         uint16_t  AR_CMU0_OLR:1;     /* Alternate Request for oscillator freq. too low */
         uint16_t  AR_PLL0:1;         /* Alternate Request for PLL0 fail */
         uint16_t  AR_CWD:1;          /* Alternate Request for core watchdog reset */
         uint16_t:3;
      } B;
   } RGM_FEAR_16B_tag;

   typedef union {   /* Functional Event Short Sequence Register */
      uint16_t R;
      struct {
         uint16_t  SS_EXR:1;          /* Short Sequence for External Reset */
         uint16_t  SS_FCCU_HARD:1;    /* Short Sequence for FCCU hard reaction request */
         uint16_t  SS_FCCU_SOFT:1;    /* Short Sequence for FCCU soft reaction request */
         uint16_t  SS_ST_DONE:1;      /* Short Sequence for self-test completed */
#ifndef USE_FIELD_ALIASES_RGM
         uint16_t  SS_CMU12_FHL:1;    /* Short Sequence for CMU 1/2 clock freq. too high/low */
#else
         uint16_t  SS_CMU1_FHL:1;       /* deprecated name - please avoid */
#endif
         uint16_t  SS_FL_ECC_RCC:1;   /* Short Sequence for Flash, ECC, or lock-step error */
         uint16_t  SS_PLL1:1;         /* Short Sequence for PLL1 fail */
         uint16_t  SS_SWT:1;          /* Short Sequence for Software Watchdog Timer */
         uint16_t:1;
         uint16_t  SS_CMU0_FHL:1;     /* Short Sequence for CMU 0 clock freq. too high/low */
         uint16_t  SS_CMU0_OLR:1;     /* Short Sequence for oscillator freq. too low */
         uint16_t  SS_PLL0:1;         /* Short Sequence for PLL0 fail */
         uint16_t  SS_CWD:1;          /* Short Sequence for Core Watchdog Reset */
         uint16_t  SS_SOFT:1;         /* Short Sequence for software reset */
         uint16_t  SS_CORE:1;         /* Short Sequence for core reset */
         uint16_t  SS_JTAG:1;         /* Short Sequence for JTAG initiated reset */
      } B;
   } RGM_FESS_16B_tag;

   typedef union {   /* Functional Bidirectional Reset Enable Register */
      uint16_t R;
      struct {
         uint16_t  BE_EXR:1;          /* Bidirectional Reset Enable for External Reset */
         uint16_t  BE_FCCU_HARD:1;    /* Bidirectional Reset Enable for FCCU hard reaction request */
         uint16_t  BE_FCCU_SOFT:1;    /* Bidirectional Reset Enable for FCCU soft reaction request */
         uint16_t  BE_ST_DONE:1;      /* Bidirectional Reset Enable for self-test completed */
#ifndef USE_FIELD_ALIASES_RGM
         uint16_t  BE_CMU12_FHL:1;    /* Bidirectional Reset Enable for CMU 1/2 clock freq. too high/low */
#else
         uint16_t  BE_CMU1_FHL:1;       /* deprecated name - please avoid */
#endif
         uint16_t  BE_FL_ECC_RCC:1;   /* Bidirectional Reset Enable for Flash, ECC, or lock-step error */
         uint16_t  BE_PLL1:1;         /* Bidirectional Reset Enable for PLL1 fail */
         uint16_t  BE_SWT:1;          /* Bidirectional Reset Enable for Software Watchdog Timer */
         uint16_t:1;
         uint16_t  BE_CMU0_FHL:1;     /* Bidirectional Reset Enable for CMU 0 clock freq. too high/low */
         uint16_t  BE_CMU0_OLR:1;     /* Bidirectional Reset Enable for oscillator freq. too low */
         uint16_t  BE_PLL0:1;         /* Bidirectional Reset Enable for PLL0 fail */
         uint16_t  BE_CWD:1;          /* Bidirectional Reset Enable for Core Watchdog Reset */
         uint16_t  BE_SOFT:1;         /* Bidirectional Reset Enable for software reset */
         uint16_t  BE_CORE:1;         /* Bidirectional Reset Enable for core reset */
         uint16_t  BE_JTAG:1;         /* Bidirectional Reset Enable for JTAG initiated reset */
      } B;
   } RGM_FBRE_16B_tag;



   typedef struct RGM_struct_tag { /* start of RGM_tag */
                                     /* Functional Event Status Register */
      RGM_FES_16B_tag FES;                 /* offset: 0x0000 size: 16 bit */
                                    /* Destructive Event Status Register */
      RGM_DES_16B_tag DES;                 /* offset: 0x0002 size: 16 bit */
                              /* Functional Event Reset Disable Register */
      RGM_FERD_16B_tag FERD;               /* offset: 0x0004 size: 16 bit */
                             /* Destructive Event Reset Disable Register */
      RGM_DERD_16B_tag DERD;               /* offset: 0x0006 size: 16 bit */
      int8_t RGM_reserved_0008[8];
                          /* Functional Event Alternate Request Register */
      RGM_FEAR_16B_tag FEAR;               /* offset: 0x0010 size: 16 bit */
      int8_t RGM_reserved_0012[6];
                             /* Functional Event Short Sequence Register */
      RGM_FESS_16B_tag FESS;               /* offset: 0x0018 size: 16 bit */
      int8_t RGM_reserved_001A[2];
                       /* Functional Bidirectional Reset Enable Register */
      RGM_FBRE_16B_tag FBRE;               /* offset: 0x001C size: 16 bit */
   } RGM_tag;


#define RGM   (*(volatile RGM_tag *) 0xC3FE4000UL)



/****************************************************************/
/*                                                              */
/* Module: PCU  */
/*                                                              */
/****************************************************************/


   /* Register layout for all registers PCONF... */

   typedef union {   /* PCU_PCONF[0..15] -  Power Domain #0..#15 Configuration Register */
      uint32_t R;
      struct {
         uint32_t:18;
         uint32_t  STBY0:1;           /* Power domain control during STBY0 */
         uint32_t:2;
         uint32_t  STOP0:1;           /* Power domain control during STOP0 */
         uint32_t:1;
         uint32_t  HALT0:1;           /* Power domain control during HALT0 */
         uint32_t  RUN3:1;            /* Power domain control during RUN3 */
         uint32_t  RUN2:1;            /* Power domain control during RUN2 */
         uint32_t  RUN1:1;            /* Power domain control during RUN1 */
         uint32_t  RUN0:1;            /* Power domain control during RUN0 */
         uint32_t  DRUN:1;            /* Power domain control during DRUN */
         uint32_t  SAFE:1;            /* Power domain control during SAFE */
         uint32_t  TEST:1;            /* Power domain control during TEST */
         uint32_t  RST:1;             /* Power domain control during RST */
      } B;
   } PCU_PCONF_32B_tag;

   typedef union {   /* PCU_PSTAT - Power Domain Status Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  PD15:1;            /* Power Status for Power Domain 15 */
         uint32_t  PD14:1;            /* Power Status for Power Domain 14 */
         uint32_t  PD13:1;            /* Power Status for Power Domain 13 */
         uint32_t  PD12:1;            /* Power Status for Power Domain 12 */
         uint32_t  PD11:1;            /* Power Status for Power Domain 11 */
         uint32_t  PD10:1;            /* Power Status for Power Domain 10 */
         uint32_t  PD9:1;             /* Power Status for Power Domain 9 */
         uint32_t  PD8:1;             /* Power Status for Power Domain 8 */
         uint32_t  PD7:1;             /* Power Status for Power Domain 7 */
         uint32_t  PD6:1;             /* Power Status for Power Domain 6 */
         uint32_t  PD5:1;             /* Power Status for Power Domain 5 */
         uint32_t  PD4:1;             /* Power Status for Power Domain 4 */
         uint32_t  PD3:1;             /* Power Status for Power Domain 3 */
         uint32_t  PD2:1;             /* Power Status for Power Domain 2 */
         uint32_t  PD1:1;             /* Power Status for Power Domain 1 */
         uint32_t  PD0:1;             /* Power Status for Power Domain 0 */
      } B;
   } PCU_PSTAT_32B_tag;



   typedef struct PCU_struct_tag { /* start of PCU_tag */
      union {
       /* PCU_PCONF[0..15] -  Power Domain #0..#15 Configuration Register */
         PCU_PCONF_32B_tag PCONF[16];      /* offset: 0x0000  (0x0004 x 16) */

         struct {
       /* PCU_PCONF[0..15] -  Power Domain #0..#15 Configuration Register */
            PCU_PCONF_32B_tag PCONF0;      /* offset: 0x0000 size: 32 bit */
            PCU_PCONF_32B_tag PCONF1;      /* offset: 0x0004 size: 32 bit */
            PCU_PCONF_32B_tag PCONF2;      /* offset: 0x0008 size: 32 bit */
            PCU_PCONF_32B_tag PCONF3;      /* offset: 0x000C size: 32 bit */
            PCU_PCONF_32B_tag PCONF4;      /* offset: 0x0010 size: 32 bit */
            PCU_PCONF_32B_tag PCONF5;      /* offset: 0x0014 size: 32 bit */
            PCU_PCONF_32B_tag PCONF6;      /* offset: 0x0018 size: 32 bit */
            PCU_PCONF_32B_tag PCONF7;      /* offset: 0x001C size: 32 bit */
            PCU_PCONF_32B_tag PCONF8;      /* offset: 0x0020 size: 32 bit */
            PCU_PCONF_32B_tag PCONF9;      /* offset: 0x0024 size: 32 bit */
            PCU_PCONF_32B_tag PCONF10;     /* offset: 0x0028 size: 32 bit */
            PCU_PCONF_32B_tag PCONF11;     /* offset: 0x002C size: 32 bit */
            PCU_PCONF_32B_tag PCONF12;     /* offset: 0x0030 size: 32 bit */
            PCU_PCONF_32B_tag PCONF13;     /* offset: 0x0034 size: 32 bit */
            PCU_PCONF_32B_tag PCONF14;     /* offset: 0x0038 size: 32 bit */
            PCU_PCONF_32B_tag PCONF15;     /* offset: 0x003C size: 32 bit */
         };

      };
                             /* PCU_PSTAT - Power Domain Status Register */
      PCU_PSTAT_32B_tag PSTAT;             /* offset: 0x0040 size: 32 bit */
   } PCU_tag;


#define PCU   (*(volatile PCU_tag *) 0xC3FE8000UL)



/****************************************************************/
/*                                                              */
/* Module: PMUCTRL  */
/*                                                              */
/****************************************************************/

   typedef union {   /* PMUCTRL_STATHVD - PMU Status Register HVD */
      uint32_t R;
      struct {
         uint32_t:11;
         uint32_t  HVDT_LPB:5;        /* High Voltage Detector trimming bits LPB bus */
         uint32_t:6;
         uint32_t  HVD_M:1;           /* High Voltage Detector Main */
         uint32_t  HVD_B:1;           /* High Voltage Detector Backup */
         uint32_t:4;
         uint32_t  HVD_LP:4;          /* High Voltage Detector trimming bits LP bus */
      } B;
   } PMUCTRL_STATHVD_32B_tag;

   typedef union {   /* PMUCTRL_STATLVD - PMU Status Register LVD */
      uint32_t R;
      struct {
         uint32_t:11;
         uint32_t  LVDT_LPB:5;        /* Ligh Voltage Detector trimming bits LPB bus */
         uint32_t:6;
         uint32_t  LVD_M:1;           /* Ligh Voltage Detector Main */
         uint32_t  LVD_B:1;           /* Ligh Voltage Detector Backup */
         uint32_t:4;
         uint32_t  LVD_LP:4;          /* Ligh Voltage Detector trimming bits LP bus */
      } B;
   } PMUCTRL_STATLVD_32B_tag;

   typedef union {   /* PMUCTRL_STATIREG - PMU Status Register IREG */
      uint32_t R;
      struct {
         uint32_t:28;
         uint32_t  IIREG_HP:4;        /* Internal ballast REGulator hpreg1 trimming bits */
      } B;
   } PMUCTRL_STATIREG_32B_tag;

   typedef union {   /* PMUCTRL_STATEREG - PMU Status Register EREG */
      uint32_t R;
      struct {
         uint32_t:28;
         uint32_t  EEREG_HP:4;        /* Internal ballast REGulator hpreg1 trimming bits */
      } B;
   } PMUCTRL_STATEREG_32B_tag;

   typedef union {   /* PMUCTRL_STATUS - PMU Status Register STATUS */
      uint32_t R;
      struct {
         uint32_t  EBMM:1;            /* External Ballast Management Mode */
         uint32_t  AEBD:1;            /* Automatic External Ballast Detection */
         uint32_t  ENPN:1;            /* External NPN status flag */
         uint32_t:13;
         uint32_t  CTB:2;             /* Configuration Trace Bits */
         uint32_t:6;
         uint32_t  CBS:4;             /* Current BIST Status */
         uint32_t  CPCS:4;            /* Current Pmu Configuration Status */
      } B;
   } PMUCTRL_STATUS_32B_tag;

   typedef union {   /* PMUCTRL_CTRL - PMU Control Register */
      uint32_t R;
      struct {
         uint32_t:30;
         uint32_t  SILHT:2;           /* Start Idle or LVD or HVD BIST Test */
      } B;
   } PMUCTRL_CTRL_32B_tag;

   typedef union {   /* PMUCTRL_MASKF - PMU Mask Fault Register */
      uint32_t R;
      struct {
         uint32_t  MF_BB:4;           /* Mask Fault Bypass Balast */
         uint32_t:28;
      } B;
   } PMUCTRL_MASKF_32B_tag;

   typedef union {   /* PMUCTRL_FAULT - PMU Fault Monitor Register */
      uint32_t R;
      struct {
         uint32_t  BB_LV:4;           /* Bypass Ballast Low Voltage */
         uint32_t:9;
         uint32_t  FLNCF:1;           /* FLash voltage monitor Non Critical Fault */
         uint32_t  IONCF:1;           /* IO voltage monitor Non Critical Fault */
         uint32_t  RENCF:1;           /* REgulator voltage monitor Non Critical Fault */
         uint32_t:13;
         uint32_t  LHCF:1;            /* Low High voltage detector Critical Fault */
         uint32_t  LNCF:1;            /* Low  voltage detector Non Critical Fault */
         uint32_t  HNCF:1;            /* High voltage detector Non Critical Fault */
      } B;
   } PMUCTRL_FAULT_32B_tag;

   typedef union {   /* PMUCTRL_IRQS - PMU Interrupt Request Status Register */
      uint32_t R;
      struct {
         uint32_t:10;
         uint32_t  MFVMP:1;           /* Main   Flash     Voltage Monitor interrupt Pending */
         uint32_t  BFVMP:1;           /* Backup Flash     Voltage Monitor interrupt Pending */
         uint32_t  MIVMP:1;           /* MAin   IO        Voltage Monitor interrupt Pending */
         uint32_t  BIVMP:1;           /* Backup IO        Voltage Monitor interrupt Pending */
         uint32_t  MRVMP:1;           /* Main   Regulator Voltage Monitor interrupt Pending */
         uint32_t  BRVMP:1;           /* Backup Regulator Voltage Monitor interrupt Pending */
         uint32_t:12;
         uint32_t  MLVDP:1;           /* Main   Low  Voltage Detector error interrupt Pending */
         uint32_t  BLVDP:1;           /* Backup Low  Voltage Detector error interrupt Pending */
         uint32_t  MHVDP:1;           /* Main   High Voltage Detector error interrupt Pending */
         uint32_t  BHVDP:1;           /* Backup High Voltage Detector error interrupt Pending */
      } B;
   } PMUCTRL_IRQS_32B_tag;

   typedef union {   /* PMUCTRL_IRQE - PMU Interrupt Request Enable Register */
      uint32_t R;
      struct {
         uint32_t:10;
         uint32_t  MFVME:1;           /* Main   Flash     Voltage Monitor interrupt Enable */
         uint32_t  BFVME:1;           /* Backup Flash     Voltage Monitor interrupt Enable */
         uint32_t  MIVME:1;           /* MAin   IO        Voltage Monitor interrupt Enable */
         uint32_t  BIVME:1;           /* Backup IO        Voltage Monitor interrupt Enable */
         uint32_t  MRVME:1;           /* Main   Regulator Voltage Monitor interrupt Enable */
         uint32_t  BRVME:1;           /* Backup Regulator Voltage Monitor interrupt Enable */
         uint32_t:12;
         uint32_t  MLVDE:1;           /* Main   Low  Voltage Detector error interrupt Enable */
         uint32_t  BLVDE:1;           /* Backup Low  Voltage Detector error interrupt Enable */
         uint32_t  MHVDE:1;           /* Main   High Voltage Detector error interrupt Enable */
         uint32_t  BHVDE:1;           /* Backup High Voltage Detector error interrupt Enable */
      } B;
   } PMUCTRL_IRQE_32B_tag;



   typedef struct PMUCTRL_struct_tag { /* start of PMUCTRL_tag */
      int8_t PMUCTRL_reserved_0000[4];
                            /* PMUCTRL_STATHVD - PMU Status Register HVD */
      PMUCTRL_STATHVD_32B_tag STATHVD;     /* offset: 0x0004 size: 32 bit */
                            /* PMUCTRL_STATLVD - PMU Status Register LVD */
      PMUCTRL_STATLVD_32B_tag STATLVD;     /* offset: 0x0008 size: 32 bit */
      int8_t PMUCTRL_reserved_000C[20];
                          /* PMUCTRL_STATIREG - PMU Status Register IREG */
      PMUCTRL_STATIREG_32B_tag STATIREG;   /* offset: 0x0020 size: 32 bit */
                          /* PMUCTRL_STATEREG - PMU Status Register EREG */
      PMUCTRL_STATEREG_32B_tag STATEREG;   /* offset: 0x0024 size: 32 bit */
      int8_t PMUCTRL_reserved_0028[24];
                          /* PMUCTRL_STATUS - PMU Status Register STATUS */
      PMUCTRL_STATUS_32B_tag STATUS;       /* offset: 0x0040 size: 32 bit */
                                  /* PMUCTRL_CTRL - PMU Control Register */
      PMUCTRL_CTRL_32B_tag CTRL;           /* offset: 0x0044 size: 32 bit */
      int8_t PMUCTRL_reserved_0048[40];
                              /* PMUCTRL_MASKF - PMU Mask Fault Register */
      PMUCTRL_MASKF_32B_tag MASKF;         /* offset: 0x0070 size: 32 bit */
                           /* PMUCTRL_FAULT - PMU Fault Monitor Register */
      PMUCTRL_FAULT_32B_tag FAULT;         /* offset: 0x0074 size: 32 bit */
                 /* PMUCTRL_IRQS - PMU Interrupt Request Status Register */
      PMUCTRL_IRQS_32B_tag IRQS;           /* offset: 0x0078 size: 32 bit */
                 /* PMUCTRL_IRQE - PMU Interrupt Request Enable Register */
      PMUCTRL_IRQE_32B_tag IRQE;           /* offset: 0x007C size: 32 bit */
   } PMUCTRL_tag;


#define PMUCTRL (*(volatile PMUCTRL_tag *) 0xC3FE8080UL)



/****************************************************************/
/*                                                              */
/* Module: PIT_RTI  */
/*                                                              */
/****************************************************************/

   typedef union {   /* PIT_RTI_PITMCR - PIT Module Control Register */
      uint32_t R;
      struct {
         uint32_t:30;
         uint32_t  MDIS:1;            /* Module Disable. Disable the module clock */
         uint32_t  FRZ:1;             /* Freeze. Allows the timers to be stoppedwhen the device enters debug mode */
      } B;
   } PIT_RTI_PITMCR_32B_tag;


   /* Register layout for all registers LDVAL... */

   typedef union {   /* PIT_RTI_LDVAL - Timer Load Value Register */
      uint32_t R;
      struct {
         uint32_t  TSV:32;            /* Time Start Value Bits */
      } B;
   } PIT_RTI_LDVAL_32B_tag;


   /* Register layout for all registers CVAL... */

   typedef union {   /* PIT_RTI_CVAL - Current Timer Value Register */
      uint32_t R;
      struct {
         uint32_t  TVL:32;            /* Current Timer Value Bits */
      } B;
   } PIT_RTI_CVAL_32B_tag;


   /* Register layout for all registers TCTRL... */

   typedef union {   /* PIT_RTI_TCTRL - Timer Control Register */
      uint32_t R;
      struct {
         uint32_t:30;
         uint32_t  TIE:1;             /* Timer Interrupt Enable Bit */
         uint32_t  TEN:1;             /* Timer Enable Bit */
      } B;
   } PIT_RTI_TCTRL_32B_tag;


   /* Register layout for all registers TFLG... */

   typedef union {   /* PIT_RTI_TFLG - Timer Flag Register */
      uint32_t R;
      struct {
         uint32_t:31;
         uint32_t  TIF:1;             /* Timer Interrupt Flag Bit */
      } B;
   } PIT_RTI_TFLG_32B_tag;


   typedef struct PIT_RTI_CHANNEL_struct_tag {

                            /* PIT_RTI_LDVAL - Timer Load Value Register */
      PIT_RTI_LDVAL_32B_tag LDVAL;        /* relative offset: 0x0000 */
                          /* PIT_RTI_CVAL - Current Timer Value Register */
      PIT_RTI_CVAL_32B_tag CVAL;          /* relative offset: 0x0004 */
                               /* PIT_RTI_TCTRL - Timer Control Register */
      PIT_RTI_TCTRL_32B_tag TCTRL;        /* relative offset: 0x0008 */
                                   /* PIT_RTI_TFLG - Timer Flag Register */
      PIT_RTI_TFLG_32B_tag TFLG;          /* relative offset: 0x000C */

   } PIT_RTI_CHANNEL_tag;


   typedef struct PIT_RTI_struct_tag { /* start of PIT_RTI_tag */
                         /* PIT_RTI_PITMCR - PIT Module Control Register */
      PIT_RTI_PITMCR_32B_tag PITMCR;       /* offset: 0x0000 size: 32 bit */
      int8_t PIT_RTI_reserved_0004_C[252];
      union {
                                                /*  Register set CHANNEL */
         PIT_RTI_CHANNEL_tag CHANNEL[4];   /* offset: 0x0100  (0x0010 x 4) */
		 
		 PIT_RTI_CHANNEL_tag CH[4];   /* offset: 0x0100  (0x0010 x 4) */

         struct {
                            /* PIT_RTI_LDVAL - Timer Load Value Register */
            PIT_RTI_LDVAL_32B_tag LDVAL0;  /* offset: 0x0100 size: 32 bit */
                          /* PIT_RTI_CVAL - Current Timer Value Register */
            PIT_RTI_CVAL_32B_tag CVAL0;    /* offset: 0x0104 size: 32 bit */
                               /* PIT_RTI_TCTRL - Timer Control Register */
            PIT_RTI_TCTRL_32B_tag TCTRL0;  /* offset: 0x0108 size: 32 bit */
                                   /* PIT_RTI_TFLG - Timer Flag Register */
            PIT_RTI_TFLG_32B_tag TFLG0;    /* offset: 0x010C size: 32 bit */
                            /* PIT_RTI_LDVAL - Timer Load Value Register */
            PIT_RTI_LDVAL_32B_tag LDVAL1;  /* offset: 0x0110 size: 32 bit */
                          /* PIT_RTI_CVAL - Current Timer Value Register */
            PIT_RTI_CVAL_32B_tag CVAL1;    /* offset: 0x0114 size: 32 bit */
                               /* PIT_RTI_TCTRL - Timer Control Register */
            PIT_RTI_TCTRL_32B_tag TCTRL1;  /* offset: 0x0118 size: 32 bit */
                                   /* PIT_RTI_TFLG - Timer Flag Register */
            PIT_RTI_TFLG_32B_tag TFLG1;    /* offset: 0x011C size: 32 bit */
                            /* PIT_RTI_LDVAL - Timer Load Value Register */
            PIT_RTI_LDVAL_32B_tag LDVAL2;  /* offset: 0x0120 size: 32 bit */
                          /* PIT_RTI_CVAL - Current Timer Value Register */
            PIT_RTI_CVAL_32B_tag CVAL2;    /* offset: 0x0124 size: 32 bit */
                               /* PIT_RTI_TCTRL - Timer Control Register */
            PIT_RTI_TCTRL_32B_tag TCTRL2;  /* offset: 0x0128 size: 32 bit */
                                   /* PIT_RTI_TFLG - Timer Flag Register */
            PIT_RTI_TFLG_32B_tag TFLG2;    /* offset: 0x012C size: 32 bit */
                            /* PIT_RTI_LDVAL - Timer Load Value Register */
            PIT_RTI_LDVAL_32B_tag LDVAL3;  /* offset: 0x0130 size: 32 bit */
                          /* PIT_RTI_CVAL - Current Timer Value Register */
            PIT_RTI_CVAL_32B_tag CVAL3;    /* offset: 0x0134 size: 32 bit */
                               /* PIT_RTI_TCTRL - Timer Control Register */
            PIT_RTI_TCTRL_32B_tag TCTRL3;  /* offset: 0x0138 size: 32 bit */
                                   /* PIT_RTI_TFLG - Timer Flag Register */
            PIT_RTI_TFLG_32B_tag TFLG3;    /* offset: 0x013C size: 32 bit */
         };

      };
   } PIT_RTI_tag;


#define PIT_RTI (*(volatile PIT_RTI_tag *) 0xC3FF0000UL)



/****************************************************************/
/*                                                              */
/* Module: ADC  */
/*                                                              */
/****************************************************************/

   typedef union {   /* module configuration register */
      uint32_t R;
      struct {
         uint32_t  OWREN:1;           /* Overwrite enable */
         uint32_t  WLSIDE:1;          /* Write Left/right Alligned */
         uint32_t  MODE:1;            /* One Shot/Scan Mode Selectiom */
         uint32_t  EDGLEV:1;          /* edge or level selection for external start trigger */
         uint32_t  TRGEN:1;           /* external trigger enable */
         uint32_t  EDGE:1;            /* start trigger egde /level detection */
         uint32_t  XSTRTEN:1;         /* EXTERNAL START ENABLE */
         uint32_t  NSTART:1;          /* start normal conversion */
         uint32_t:1;
         uint32_t  JTRGEN:1;          /* Injectin External Trigger Enable */
         uint32_t  JEDGE:1;           /* start trigger egde /level detection for injected */
         uint32_t  JSTART:1;          /* injected conversion start */
         uint32_t:2;
         uint32_t  CTUEN:1;           /* CTU enabaled */
         uint32_t:8;
         uint32_t  ADCLKSEL:1;        /* Select which clock for device */
         uint32_t  ABORTCHAIN:1;      /* abort chain conversion */
         uint32_t  ABORT:1;           /* abort current conversion */
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  ACKO:1;            /* Auto Clock Off Enable */
#else
         uint32_t  ACK0:1;              /* deprecated name - please avoid */
#endif
         uint32_t  OFFREFRESH:1;      /* offset phase selection */
         uint32_t  OFFCANC:1;         /* offset phase cancellation selection */
         uint32_t:2;
         uint32_t  PWDN:1;            /* Power Down Enable */
      } B;
   } ADC_MCR_32B_tag;

   typedef union {   /* module status register */
      uint32_t R;
      struct {
         uint32_t:7;
         uint32_t  NSTART:1;          /* normal conversion status */
         uint32_t  JABORT:1;          /* Injection chain abort status */
         uint32_t:2;
         uint32_t  JSTART:1;          /* Injection Start status */
         uint32_t:3;
         uint32_t  CTUSTART:1;        /* ctu start status */
         uint32_t  CHADDR:7;          /* which address conv is goin on */
         uint32_t:3;
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  ACKO:1;            /* Auto Clock Off Enable status */
#else
         uint32_t  ACK0:1;              /* deprecated name - please avoid */
#endif
         uint32_t  OFFREFRESH:1;      /* offset refresh status */
         uint32_t  OFFCANC:1;         /* offset phase cancellation status */
         uint32_t  ADCSTATUS:3;       /* status of ADC FSM */
      } B;
   } ADC_MSR_32B_tag;

   typedef union {   /* Interrupt status register */
      uint32_t R;
      struct {
         uint32_t:25;
         uint32_t  OFFCANCOVR:1;      /* Offset cancellation phase over */
         uint32_t  EOFFSET:1;         /* error in offset refresh */
         uint32_t  EOCTU:1;           /* end of CTU channel conversion */
         uint32_t  JEOC:1;            /* end of injected channel conversion */
         uint32_t  JECH:1;            /* end ofinjected chain conversion */
         uint32_t  EOC:1;             /* end of channel conversion */
         uint32_t  ECH:1;             /* end of chain conversion */
      } B;
   } ADC_ISR_32B_tag;

   typedef union {   /* CHANNEL PENDING REGISTER 0 */
      uint32_t R;
      struct {
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH31:1;        /* Channel 31 conversion over */
#else
         uint32_t  EOC31:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH30:1;        /* Channel 30 conversion over */
#else
         uint32_t  EOC30:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH29:1;        /* Channel 29 conversion over */
#else
         uint32_t  EOC29:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH28:1;        /* Channel 28 conversion over */
#else
         uint32_t  EOC28:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH27:1;        /* Channel 27 conversion over */
#else
         uint32_t  EOC27:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH26:1;        /* Channel 26 conversion over */
#else
         uint32_t  EOC26:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH25:1;        /* Channel 25 conversion over */
#else
         uint32_t  EOC25:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH24:1;        /* Channel 24 conversion over */
#else
         uint32_t  EOC24:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH23:1;        /* Channel 23 conversion over */
#else
         uint32_t  EOC23:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH22:1;        /* Channel 22 conversion over */
#else
         uint32_t  EOC22:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH21:1;        /* Channel 21 conversion over */
#else
         uint32_t  EOC21:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH20:1;        /* Channel 20 conversion over */
#else
         uint32_t  EOC20:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH19:1;        /* Channel 19 conversion over */
#else
         uint32_t  EOC19:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH18:1;        /* Channel 18 conversion over */
#else
         uint32_t  EOC18:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH17:1;        /* Channel 17 conversion over */
#else
         uint32_t  EOC17:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH16:1;        /* Channel 16 conversion over */
#else
         uint32_t  EOC16:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH15:1;        /* Channel 15 conversion over */
#else
         uint32_t  EOC15:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH14:1;        /* Channel 14 conversion over */
#else
         uint32_t  EOC14:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH13:1;        /* Channel 13 conversion over */
#else
         uint32_t  EOC13:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH12:1;        /* Channel 12 conversion over */
#else
         uint32_t  EOC12:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH11:1;        /* Channel 11 conversion over */
#else
         uint32_t  EOC11:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH10:1;        /* Channel 10 conversion over */
#else
         uint32_t  EOC10:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH9:1;         /* Channel 9 conversion over */
#else
         uint32_t  EOC9:1;              /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH8:1;         /* Channel 8 conversion over */
#else
         uint32_t  EOC8:1;              /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH7:1;         /* Channel 7 conversion over */
#else
         uint32_t  EOC7:1;              /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH6:1;         /* Channel 6 conversion over */
#else
         uint32_t  EOC6:1;              /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH5:1;         /* Channel 5 conversion over */
#else
         uint32_t  EOC5:1;              /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH4:1;         /* Channel 4 conversion over */
#else
         uint32_t  EOC4:1;              /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH3:1;         /* Channel 3 conversion over */
#else
         uint32_t  EOC3:1;              /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH2:1;         /* Channel 2 conversion over */
#else
         uint32_t  EOC2:1;              /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH1:1;         /* Channel 1 conversion over */
#else
         uint32_t  EOC1:1;              /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  EOC_CH0:1;         /* Channel 0 conversion over */
#else
         uint32_t  EOC0:1;              /* deprecated name - please avoid */
#endif
      } B;
   } ADC_CEOCFR0_32B_tag;

   typedef union {   /* CHANNEL PENDING REGISTER 1 */
      uint32_t R;
      struct {
         uint32_t  EOC_CH63:1;        /* Channel 63 conversion over */
         uint32_t  EOC_CH62:1;        /* Channel 62 conversion over */
         uint32_t  EOC_CH61:1;        /* Channel 61 conversion over */
         uint32_t  EOC_CH60:1;        /* Channel 60 conversion over */
         uint32_t  EOC_CH59:1;        /* Channel 59 conversion over */
         uint32_t  EOC_CH58:1;        /* Channel 58 conversion over */
         uint32_t  EOC_CH57:1;        /* Channel 57 conversion over */
         uint32_t  EOC_CH56:1;        /* Channel 56 conversion over */
         uint32_t  EOC_CH55:1;        /* Channel 55 conversion over */
         uint32_t  EOC_CH54:1;        /* Channel 54 conversion over */
         uint32_t  EOC_CH53:1;        /* Channel 53 conversion over */
         uint32_t  EOC_CH52:1;        /* Channel 52 conversion over */
         uint32_t  EOC_CH51:1;        /* Channel 51 conversion over */
         uint32_t  EOC_CH50:1;        /* Channel 50 conversion over */
         uint32_t  EOC_CH49:1;        /* Channel 49 conversion over */
         uint32_t  EOC_CH48:1;        /* Channel 48 conversion over */
         uint32_t  EOC_CH47:1;        /* Channel 47 conversion over */
         uint32_t  EOC_CH46:1;        /* Channel 46 conversion over */
         uint32_t  EOC_CH45:1;        /* Channel 45 conversion over */
         uint32_t  EOC_CH44:1;        /* Channel 44 conversion over */
         uint32_t  EOC_CH43:1;        /* Channel 43 conversion over */
         uint32_t  EOC_CH42:1;        /* Channel 42 conversion over */
         uint32_t  EOC_CH41:1;        /* Channel 41 conversion over */
         uint32_t  EOC_CH40:1;        /* Channel 40 conversion over */
         uint32_t  EOC_CH39:1;        /* Channel 39 conversion over */
         uint32_t  EOC_CH38:1;        /* Channel 38 conversion over */
         uint32_t  EOC_CH37:1;        /* Channel 37 conversion over */
         uint32_t  EOC_CH36:1;        /* Channel 36 conversion over */
         uint32_t  EOC_CH35:1;        /* Channel 35 conversion over */
         uint32_t  EOC_CH34:1;        /* Channel 34 conversion over */
         uint32_t  EOC_CH33:1;        /* Channel 33 conversion over */
         uint32_t  EOC_CH32:1;        /* Channel 32 conversion over */
      } B;
   } ADC_CEOCFR1_32B_tag;

   typedef union {   /* CHANNEL PENDING REGISTER 2 */
      uint32_t R;
      struct {
         uint32_t  EOC_CH95:1;        /* Channel 95 conversion over */
         uint32_t  EOC_CH94:1;        /* Channel 94 conversion over */
         uint32_t  EOC_CH93:1;        /* Channel 93 conversion over */
         uint32_t  EOC_CH92:1;        /* Channel 92 conversion over */
         uint32_t  EOC_CH91:1;        /* Channel 91 conversion over */
         uint32_t  EOC_CH90:1;        /* Channel 90 conversion over */
         uint32_t  EOC_CH89:1;        /* Channel 89 conversion over */
         uint32_t  EOC_CH88:1;        /* Channel 88 conversion over */
         uint32_t  EOC_CH87:1;        /* Channel 87 conversion over */
         uint32_t  EOC_CH86:1;        /* Channel 86 conversion over */
         uint32_t  EOC_CH85:1;        /* Channel 85 conversion over */
         uint32_t  EOC_CH84:1;        /* Channel 84 conversion over */
         uint32_t  EOC_CH83:1;        /* Channel 83 conversion over */
         uint32_t  EOC_CH82:1;        /* Channel 82 conversion over */
         uint32_t  EOC_CH81:1;        /* Channel 81 conversion over */
         uint32_t  EOC_CH80:1;        /* Channel 80 conversion over */
         uint32_t  EOC_CH79:1;        /* Channel 79 conversion over */
         uint32_t  EOC_CH78:1;        /* Channel 78 conversion over */
         uint32_t  EOC_CH77:1;        /* Channel 77 conversion over */
         uint32_t  EOC_CH76:1;        /* Channel 76 conversion over */
         uint32_t  EOC_CH75:1;        /* Channel 75 conversion over */
         uint32_t  EOC_CH74:1;        /* Channel 74 conversion over */
         uint32_t  EOC_CH73:1;        /* Channel 73 conversion over */
         uint32_t  EOC_CH72:1;        /* Channel 72 conversion over */
         uint32_t  EOC_CH71:1;        /* Channel 71 conversion over */
         uint32_t  EOC_CH70:1;        /* Channel 70 conversion over */
         uint32_t  EOC_CH69:1;        /* Channel 69 conversion over */
         uint32_t  EOC_CH68:1;        /* Channel 68 conversion over */
         uint32_t  EOC_CH67:1;        /* Channel 67 conversion over */
         uint32_t  EOC_CH66:1;        /* Channel 66 conversion over */
         uint32_t  EOC_CH65:1;        /* Channel 65 conversion over */
         uint32_t  EOC_CH64:1;        /* Channel 64 conversion over */
      } B;
   } ADC_CEOCFR2_32B_tag;

   typedef union {   /* interrupt mask register */
      uint32_t R;
      struct {
         uint32_t:25;
         uint32_t  MSKOFFCANCOVR:1;   /* mask bit for Calibration over */
         uint32_t  MSKEOFFSET:1;      /* mask bit for Error in offset refresh */
         uint32_t  MSKEOCTU:1;        /* mask bit for EOCTU */
         uint32_t  MSKJEOC:1;         /* mask bit for JEOC */
         uint32_t  MSKJECH:1;         /* mask bit for JECH */
         uint32_t  MSKEOC:1;          /* mask bit for EOC */
         uint32_t  MSKECH:1;          /* mask bit for ECH */
      } B;
   } ADC_IMR_32B_tag;

   typedef union {   /* CHANNEL INTERRUPT MASK REGISTER 0 */
      uint32_t R;
      struct {
         uint32_t  CIM31:1;           /* Channel 31 mask register */
         uint32_t  CIM30:1;           /* Channel 30 mask register */
         uint32_t  CIM29:1;           /* Channel 29 mask register */
         uint32_t  CIM28:1;           /* Channel 28 mask register */
         uint32_t  CIM27:1;           /* Channel 27 mask register */
         uint32_t  CIM26:1;           /* Channel 26 mask register */
         uint32_t  CIM25:1;           /* Channel 25 mask register */
         uint32_t  CIM24:1;           /* Channel 24 mask register */
         uint32_t  CIM23:1;           /* Channel 23 mask register */
         uint32_t  CIM22:1;           /* Channel 22 mask register */
         uint32_t  CIM21:1;           /* Channel 21 mask register */
         uint32_t  CIM20:1;           /* Channel 20 mask register */
         uint32_t  CIM19:1;           /* Channel 19 mask register */
         uint32_t  CIM18:1;           /* Channel 18 mask register */
         uint32_t  CIM17:1;           /* Channel 17 mask register */
         uint32_t  CIM16:1;           /* Channel 16 mask register */
         uint32_t  CIM15:1;           /* Channel 15 mask register */
         uint32_t  CIM14:1;           /* Channel 14 mask register */
         uint32_t  CIM13:1;           /* Channel 13 mask register */
         uint32_t  CIM12:1;           /* Channel 12 mask register */
         uint32_t  CIM11:1;           /* Channel 11 mask register */
         uint32_t  CIM10:1;           /* Channel 10 mask register */
         uint32_t  CIM9:1;            /* Channel 9  mask register */
         uint32_t  CIM8:1;            /* Channel 8  mask register */
         uint32_t  CIM7:1;            /* Channel 7  mask register */
         uint32_t  CIM6:1;            /* Channel 6  mask register */
         uint32_t  CIM5:1;            /* Channel 5  mask register */
         uint32_t  CIM4:1;            /* Channel 4  mask register */
         uint32_t  CIM3:1;            /* Channel 3  mask register */
         uint32_t  CIM2:1;            /* Channel 2  mask register */
         uint32_t  CIM1:1;            /* Channel 1  mask register */
         uint32_t  CIM0:1;            /* Channel 0  mask register */
      } B;
   } ADC_CIMR0_32B_tag;

   typedef union {   /* CHANNEL INTERRUPT MASK REGISTER 1 */
      uint32_t R;
      struct {
         uint32_t  CIM63:1;           /* Channel 63 mask register */
         uint32_t  CIM62:1;           /* Channel 62 mask register */
         uint32_t  CIM61:1;           /* Channel 61 mask register */
         uint32_t  CIM60:1;           /* Channel 60 mask register */
         uint32_t  CIM59:1;           /* Channel 59 mask register */
         uint32_t  CIM58:1;           /* Channel 58 mask register */
         uint32_t  CIM57:1;           /* Channel 57 mask register */
         uint32_t  CIM56:1;           /* Channel 56 mask register */
         uint32_t  CIM55:1;           /* Channel 55 mask register */
         uint32_t  CIM54:1;           /* Channel 54 mask register */
         uint32_t  CIM53:1;           /* Channel 53 mask register */
         uint32_t  CIM52:1;           /* Channel 52 mask register */
         uint32_t  CIM51:1;           /* Channel 51 mask register */
         uint32_t  CIM50:1;           /* Channel 50 mask register */
         uint32_t  CIM49:1;           /* Channel 49 mask register */
         uint32_t  CIM48:1;           /* Channel 48 mask register */
         uint32_t  CIM47:1;           /* Channel 47 mask register */
         uint32_t  CIM46:1;           /* Channel 46 mask register */
         uint32_t  CIM45:1;           /* Channel 45 mask register */
         uint32_t  CIM44:1;           /* Channel 44 mask register */
         uint32_t  CIM43:1;           /* Channel 43 mask register */
         uint32_t  CIM42:1;           /* Channel 42 mask register */
         uint32_t  CIM41:1;           /* Channel 41 mask register */
         uint32_t  CIM40:1;           /* Channel 40 mask register */
         uint32_t  CIM39:1;           /* Channel 39 mask register */
         uint32_t  CIM38:1;           /* Channel 38 mask register */
         uint32_t  CIM37:1;           /* Channel 37 mask register */
         uint32_t  CIM36:1;           /* Channel 36 mask register */
         uint32_t  CIM35:1;           /* Channel 35 mask register */
         uint32_t  CIM34:1;           /* Channel 34 mask register */
         uint32_t  CIM33:1;           /* Channel 33 mask register */
         uint32_t  CIM32:1;           /* Channel 32 mask register */
      } B;
   } ADC_CIMR1_32B_tag;

   typedef union {   /* CHANNEL INTERRUPT MASK REGISTER 2 */
      uint32_t R;
      struct {
         uint32_t  CIM95:1;           /* Channel 95 mask register */
         uint32_t  CIM94:1;           /* Channel 94 mask register */
         uint32_t  CIM93:1;           /* Channel 93 mask register */
         uint32_t  CIM92:1;           /* Channel 92 mask register */
         uint32_t  CIM91:1;           /* Channel 91 mask register */
         uint32_t  CIM90:1;           /* Channel 90 mask register */
         uint32_t  CIM89:1;           /* Channel 89 mask register */
         uint32_t  CIM88:1;           /* Channel 88 mask register */
         uint32_t  CIM87:1;           /* Channel 87 mask register */
         uint32_t  CIM86:1;           /* Channel 86 mask register */
         uint32_t  CIM85:1;           /* Channel 85 mask register */
         uint32_t  CIM84:1;           /* Channel 84 mask register */
         uint32_t  CIM83:1;           /* Channel 83 mask register */
         uint32_t  CIM82:1;           /* Channel 82 mask register */
         uint32_t  CIM81:1;           /* Channel 81 mask register */
         uint32_t  CIM80:1;           /* Channel 80 mask register */
         uint32_t  CIM79:1;           /* Channel 79 mask register */
         uint32_t  CIM78:1;           /* Channel 78 mask register */
         uint32_t  CIM77:1;           /* Channel 77 mask register */
         uint32_t  CIM76:1;           /* Channel 76 mask register */
         uint32_t  CIM75:1;           /* Channel 75 mask register */
         uint32_t  CIM74:1;           /* Channel 74 mask register */
         uint32_t  CIM73:1;           /* Channel 73 mask register */
         uint32_t  CIM72:1;           /* Channel 72 mask register */
         uint32_t  CIM71:1;           /* Channel 71 mask register */
         uint32_t  CIM70:1;           /* Channel 70 mask register */
         uint32_t  CIM69:1;           /* Channel 69 mask register */
         uint32_t  CIM68:1;           /* Channel 68 mask register */
         uint32_t  CIM67:1;           /* Channel 67 mask register */
         uint32_t  CIM66:1;           /* Channel 66 mask register */
         uint32_t  CIM65:1;           /* Channel 65 mask register */
         uint32_t  CIM64:1;           /* Channel 64 mask register */
      } B;
   } ADC_CIMR2_32B_tag;

   typedef union {   /* Watchdog Threshold interrupt status register */
      uint32_t R;
      struct {
         uint32_t:24;
         uint32_t  WDG3H:1;           /* Interrupt generated on the value being higher than the HTHV 3 */
         uint32_t  WDG2H:1;           /* Interrupt generated on the value being higher than the HTHV 2 */
         uint32_t  WDG1H:1;           /* Interrupt generated on the value being higher than the HTHV 1 */
         uint32_t  WDG0H:1;           /* Interrupt generated on the value being higher than the HTHV 0 */
         uint32_t  WDG3L:1;           /* Interrupt generated on the value being lower than the LTHV 3 */
         uint32_t  WDG2L:1;           /* Interrupt generated on the value being lower than the LTHV 2 */
         uint32_t  WDG1L:1;           /* Interrupt generated on the value being lower than the LTHV 1 */
         uint32_t  WDG0L:1;           /* Interrupt generated on the value being lower than the LTHV 0 */
      } B;
   } ADC_WTISR_32B_tag;

   typedef union {   /* Watchdog interrupt MASK register */
      uint32_t R;
      struct {
         uint32_t:24;
         uint32_t  MSKWDG3H:1;        /* Mask enable for Interrupt generated on the value being higher than the HTHV 3 */
         uint32_t  MSKWDG2H:1;        /* Mask enable for  Interrupt generated on the value being higher than the HTHV 2 */
         uint32_t  MSKWDG1H:1;        /* Mask enable for Interrupt generated on the value being higher than the HTHV 1 */
         uint32_t  MSKWDG0H:1;        /* Mask enable for Interrupt generated on the value being higher than the HTHV 0 */
         uint32_t  MSKWDG3L:1;        /* Mask enable for Interrupt generated on the value being lower than the LTHV 3 */
         uint32_t  MSKWDG2L:1;        /* Mask enable for Interrupt generated on the value being lower than the LTHV 2 */
         uint32_t  MSKWDG1L:1;        /* MAsk enable for Interrupt generated on the value being lower than the LTHV 1 */
         uint32_t  MSKWDG0L:1;        /* Mask enable for Interrupt generated on the value being lower than the LTHV 0 */
      } B;
   } ADC_WTIMR_32B_tag;

   typedef union {   /* DMAE register */
      uint32_t R;
      struct {
         uint32_t:30;
         uint32_t  DCLR:1;            /* DMA clear sequence enable */
         uint32_t  DMAEN:1;           /* DMA global enable */
      } B;
   } ADC_DMAE_32B_tag;

   typedef union {   /* DMA  REGISTER 0 */
      uint32_t R;
      struct {
         uint32_t  DMA31:1;           /* Channel 31 DMA Enable */
         uint32_t  DMA30:1;           /* Channel 30 DMA Enable */
         uint32_t  DMA29:1;           /* Channel 29 DMA Enable */
         uint32_t  DMA28:1;           /* Channel 28 DMA Enable */
         uint32_t  DMA27:1;           /* Channel 27 DMA Enable */
         uint32_t  DMA26:1;           /* Channel 26 DMA Enable */
         uint32_t  DMA25:1;           /* Channel 25 DMA Enable */
         uint32_t  DMA24:1;           /* Channel 24 DMA Enable */
         uint32_t  DMA23:1;           /* Channel 23 DMA Enable */
         uint32_t  DMA22:1;           /* Channel 22 DMA Enable */
         uint32_t  DMA21:1;           /* Channel 21 DMA Enable */
         uint32_t  DMA20:1;           /* Channel 20 DMA Enable */
         uint32_t  DMA19:1;           /* Channel 19 DMA Enable */
         uint32_t  DMA18:1;           /* Channel 18 DMA Enable */
         uint32_t  DMA17:1;           /* Channel 17 DMA Enable */
         uint32_t  DMA16:1;           /* Channel 16 DMA Enable */
         uint32_t  DMA15:1;           /* Channel 15 DMA Enable */
         uint32_t  DMA14:1;           /* Channel 14 DMA Enable */
         uint32_t  DMA13:1;           /* Channel 13 DMA Enable */
         uint32_t  DMA12:1;           /* Channel 12 DMA Enable */
         uint32_t  DMA11:1;           /* Channel 11 DMA Enable */
         uint32_t  DMA10:1;           /* Channel 10 DMA Enable */
         uint32_t  DMA9:1;            /* Channel 9 DMA Enable */
         uint32_t  DMA8:1;            /* Channel 8 DMA Enable */
         uint32_t  DMA7:1;            /* Channel 7 DMA Enable */
         uint32_t  DMA6:1;            /* Channel 6 DMA Enable */
         uint32_t  DMA5:1;            /* Channel 5 DMA Enable */
         uint32_t  DMA4:1;            /* Channel 4 DMA Enable */
         uint32_t  DMA3:1;            /* Channel 3 DMA Enable */
         uint32_t  DMA2:1;            /* Channel 2 DMA Enable */
         uint32_t  DMA1:1;            /* Channel 1 DMA Enable */
         uint32_t  DMA0:1;            /* Channel 0 DMA Enable */
      } B;
   } ADC_DMAR0_32B_tag;

   typedef union {   /* DMA REGISTER 1 */
      uint32_t R;
      struct {
         uint32_t  DMA63:1;           /* Channel 63 DMA Enable */
         uint32_t  DMA62:1;           /* Channel 62 DMA Enable */
         uint32_t  DMA61:1;           /* Channel 61 DMA Enable */
         uint32_t  DMA60:1;           /* Channel 60 DMA Enable */
         uint32_t  DMA59:1;           /* Channel 59 DMA Enable */
         uint32_t  DMA58:1;           /* Channel 58 DMA Enable */
         uint32_t  DMA57:1;           /* Channel 57 DMA Enable */
         uint32_t  DMA56:1;           /* Channel 56 DMA Enable */
         uint32_t  DMA55:1;           /* Channel 55 DMA Enable */
         uint32_t  DMA54:1;           /* Channel 54 DMA Enable */
         uint32_t  DMA53:1;           /* Channel 53 DMA Enable */
         uint32_t  DMA52:1;           /* Channel 52 DMA Enable */
         uint32_t  DMA51:1;           /* Channel 51 DMA Enable */
         uint32_t  DMA50:1;           /* Channel 50 DMA Enable */
         uint32_t  DMA49:1;           /* Channel 49 DMA Enable */
         uint32_t  DMA48:1;           /* Channel 48 DMA Enable */
         uint32_t  DMA47:1;           /* Channel 47 DMA Enable */
         uint32_t  DMA46:1;           /* Channel 46 DMA Enable */
         uint32_t  DMA45:1;           /* Channel 45 DMA Enable */
         uint32_t  DMA44:1;           /* Channel 44 DMA Enable */
         uint32_t  DMA43:1;           /* Channel 43 DMA Enable */
         uint32_t  DMA42:1;           /* Channel 42 DMA Enable */
         uint32_t  DMA41:1;           /* Channel 41 DMA Enable */
         uint32_t  DMA40:1;           /* Channel 40 DMA Enable */
         uint32_t  DMA39:1;           /* Channel 39 DMA Enable */
         uint32_t  DMA38:1;           /* Channel 38 DMA Enable */
         uint32_t  DMA37:1;           /* Channel 37 DMA Enable */
         uint32_t  DMA36:1;           /* Channel 36 DMA Enable */
         uint32_t  DMA35:1;           /* Channel 35 DMA Enable */
         uint32_t  DMA34:1;           /* Channel 34 DMA Enable */
         uint32_t  DMA33:1;           /* Channel 33 DMA Enable */
         uint32_t  DMA32:1;           /* Channel 32 DMA Enable */
      } B;
   } ADC_DMAR1_32B_tag;

   typedef union {   /* DMA REGISTER 2 */
      uint32_t R;
      struct {
         uint32_t  DMA95:1;           /* Channel 95 DMA Enable */
         uint32_t  DMA94:1;           /* Channel 94 DMA Enable */
         uint32_t  DMA93:1;           /* Channel 93 DMA Enable */
         uint32_t  DMA92:1;           /* Channel 92 DMA Enable */
         uint32_t  DMA91:1;           /* Channel 91 DMA Enable */
         uint32_t  DMA90:1;           /* Channel 90 DMA Enable */
         uint32_t  DMA89:1;           /* Channel 89 DMA Enable */
         uint32_t  DMA88:1;           /* Channel 88 DMA Enable */
         uint32_t  DMA87:1;           /* Channel 87 DMA Enable */
         uint32_t  DMA86:1;           /* Channel 86 DMA Enable */
         uint32_t  DMA85:1;           /* Channel 85 DMA Enable */
         uint32_t  DMA84:1;           /* Channel 84 DMA Enable */
         uint32_t  DMA83:1;           /* Channel 83 DMA Enable */
         uint32_t  DMA82:1;           /* Channel 82 DMA Enable */
         uint32_t  DMA81:1;           /* Channel 81 DMA Enable */
         uint32_t  DMA80:1;           /* Channel 80 DMA Enable */
         uint32_t  DMA79:1;           /* Channel 79 DMA Enable */
         uint32_t  DMA78:1;           /* Channel 78 DMA Enable */
         uint32_t  DMA77:1;           /* Channel 77 DMA Enable */
         uint32_t  DMA76:1;           /* Channel 76 DMA Enable */
         uint32_t  DMA75:1;           /* Channel 75 DMA Enable */
         uint32_t  DMA74:1;           /* Channel 74 DMA Enable */
         uint32_t  DMA73:1;           /* Channel 73 DMA Enable */
         uint32_t  DMA72:1;           /* Channel 72 DMA Enable */
         uint32_t  DMA71:1;           /* Channel 71 DMA Enable */
         uint32_t  DMA70:1;           /* Channel 70 DMA Enable */
         uint32_t  DMA69:1;           /* Channel 69 DMA Enable */
         uint32_t  DMA68:1;           /* Channel 68 DMA Enable */
         uint32_t  DMA67:1;           /* Channel 67 DMA Enable */
         uint32_t  DMA66:1;           /* Channel 66 DMA Enable */
         uint32_t  DMA65:1;           /* Channel 65 DMA Enable */
         uint32_t  DMA64:1;           /* Channel 64 DMA Enable */
      } B;
   } ADC_DMAR2_32B_tag;


   /* Register layout for all registers TRC... */

   typedef union {   /* Threshold Control register C */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  THREN:1;           /* Threshold enable */
         uint32_t  THRINV:1;          /* invert the output pin */
         uint32_t  THROP:1;           /* output pin register */
         uint32_t:6;
         uint32_t  THRCH:7;           /* Choose channel for threshold register */
      } B;
   } ADC_TRC_32B_tag;


   /* Register layout for all registers THRHLR... */

   typedef union {   /* Upper Threshold register */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  THRH:12;           /* high threshold value s */
         uint32_t:4;
         uint32_t  THRL:12;           /* low threshold value s */
      } B;
   } ADC_THRHLR_32B_tag;


   /* Register layout for all registers THRALT... */

   typedef union {   /* alternate Upper Threshold register */
      uint32_t R;
      struct {
         uint32_t:6;
         uint32_t  THRH:10;           /* high threshold value s */
         uint32_t:6;
         uint32_t  THRL:10;           /* low threshold value s */
      } B;
   } ADC_THRALT_32B_tag;

   typedef union {   /* PRESAMPLING CONTROL REGISTER */
      uint32_t R;
      struct {
         uint32_t:25;
         uint32_t  PREVAL2:2;         /* INternal Voltage selection for Presampling */
         uint32_t  PREVAL1:2;         /* INternal Voltage selection for Presampling */
         uint32_t  PREVAL0:2;         /* INternal Voltage selection for Presampling */
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  PRECONV:1;         /* Presampled value */
#else
         uint32_t  PREONCE:1;           /* deprecated name - please avoid */
#endif
      } B;
   } ADC_PSCR_32B_tag;

   typedef union {   /* Presampling  Register 0 */
      uint32_t R;
      struct {
         uint32_t  PRES31:1;          /* Channel 31 Presampling  Enable */
         uint32_t  PRES30:1;          /* Channel 30 Presampling  Enable */
         uint32_t  PRES29:1;          /* Channel 29 Presampling  Enable */
         uint32_t  PRES28:1;          /* Channel 28 Presampling  Enable */
         uint32_t  PRES27:1;          /* Channel 27 Presampling  Enable */
         uint32_t  PRES26:1;          /* Channel 26 Presampling  Enable */
         uint32_t  PRES25:1;          /* Channel 25 Presampling  Enable */
         uint32_t  PRES24:1;          /* Channel 24 Presampling  Enable */
         uint32_t  PRES23:1;          /* Channel 23 Presampling  Enable */
         uint32_t  PRES22:1;          /* Channel 22 Presampling  Enable */
         uint32_t  PRES21:1;          /* Channel 21 Presampling  Enable */
         uint32_t  PRES20:1;          /* Channel 20 Presampling  Enable */
         uint32_t  PRES19:1;          /* Channel 19 Presampling  Enable */
         uint32_t  PRES18:1;          /* Channel 18 Presampling  Enable */
         uint32_t  PRES17:1;          /* Channel 17 Presampling  Enable */
         uint32_t  PRES16:1;          /* Channel 16 Presampling  Enable */
         uint32_t  PRES15:1;          /* Channel 15   Presampling  Enable */
         uint32_t  PRES14:1;          /* Channel 14   Presampling  Enable */
         uint32_t  PRES13:1;          /* Channel 13  Presampling   Enable */
         uint32_t  PRES12:1;          /* Channel 12   Presampling  Enable */
         uint32_t  PRES11:1;          /* Channel 11   Presampling  Enable */
         uint32_t  PRES10:1;          /* Channel 10  Presampling   Enable */
         uint32_t  PRES9:1;           /* Channel 9 Presampling   Enable */
         uint32_t  PRES8:1;           /* Channel 8 Presampling  Enable */
         uint32_t  PRES7:1;           /* Channel 7 Presampling    Enable */
         uint32_t  PRES6:1;           /* Channel 6 Presampling   Enable */
         uint32_t  PRES5:1;           /* Channel 5 Presampling  Enable */
         uint32_t  PRES4:1;           /* Channel 4 Presampling  Enable */
         uint32_t  PRES3:1;           /* Channel 3 Presampling  Enable */
         uint32_t  PRES2:1;           /* Channel 2 Presampling  Enable */
         uint32_t  PRES1:1;           /* Channel 1presampling  Enable */
         uint32_t  PRES0:1;           /* Channel 0 Presampling  Enable */
      } B;
   } ADC_PSR0_32B_tag;

   typedef union {   /* Presampling REGISTER 1 */
      uint32_t R;
      struct {
         uint32_t  PRES63:1;          /* Channel 63 Presampling  Enable */
         uint32_t  PRES62:1;          /* Channel 62 Presampling  Enable */
         uint32_t  PRES61:1;          /* Channel 61 Presampling  Enable */
         uint32_t  PRES60:1;          /* Channel 60 Presampling  Enable */
         uint32_t  PRES59:1;          /* Channel 59 Presampling  Enable */
         uint32_t  PRES58:1;          /* Channel 58 Presampling  Enable */
         uint32_t  PRES57:1;          /* Channel 57 Presampling  Enable */
         uint32_t  PRES56:1;          /* Channel 56 Presampling  Enable */
         uint32_t  PRES55:1;          /* Channel 55 Presampling  Enable */
         uint32_t  PRES54:1;          /* Channel 54 Presampling  Enable */
         uint32_t  PRES53:1;          /* Channel 53 Presampling  Enable */
         uint32_t  PRES52:1;          /* Channel 52 Presampling  Enable */
         uint32_t  PRES51:1;          /* Channel 51 Presampling  Enable */
         uint32_t  PRES50:1;          /* Channel 50 Presampling  Enable */
         uint32_t  PRES49:1;          /* Channel 49 Presampling  Enable */
         uint32_t  PRES48:1;          /* Channel 48 Presampling  Enable */
         uint32_t  PRES47:1;          /* Channel 47 Presampling  Enable */
         uint32_t  PRES46:1;          /* Channel 46 Presampling  Enable */
         uint32_t  PRES45:1;          /* Channel 45 Presampling  Enable */
         uint32_t  PRES44:1;          /* Channel 44 Presampling  Enable */
         uint32_t  PRES43:1;          /* Channel 43 Presampling  Enable */
         uint32_t  PRES42:1;          /* Channel 42 Presampling  Enable */
         uint32_t  PRES41:1;          /* Channel 41 Presampling  Enable */
         uint32_t  PRES40:1;          /* Channel 40 Presampling  Enable */
         uint32_t  PRES39:1;          /* Channel 39 Presampling  Enable */
         uint32_t  PRES38:1;          /* Channel 38 Presampling  Enable */
         uint32_t  PRES37:1;          /* Channel 37 Presampling  Enable */
         uint32_t  PRES36:1;          /* Channel 36 Presampling  Enable */
         uint32_t  PRES35:1;          /* Channel 35 Presampling  Enable */
         uint32_t  PRES34:1;          /* Channel 34 Presampling  Enable */
         uint32_t  PRES33:1;          /* Channel 33 Presampling  Enable */
         uint32_t  PRES32:1;          /* Channel 32 Presampling  Enable */
      } B;
   } ADC_PSR1_32B_tag;

   typedef union {   /* Presampling REGISTER 2 */
      uint32_t R;
      struct {
         uint32_t  PRES95:1;          /* Channel 95 Presampling  Enable */
         uint32_t  PRES94:1;          /* Channel 94 Presampling  Enable */
         uint32_t  PRES93:1;          /* Channel 93 Presampling  Enable */
         uint32_t  PRES92:1;          /* Channel 92 Presampling  Enable */
         uint32_t  PRES91:1;          /* Channel 91 Presampling  Enable */
         uint32_t  PRES90:1;          /* Channel 90 Presampling  Enable */
         uint32_t  PRES89:1;          /* Channel 89 Presampling  Enable */
         uint32_t  PRES88:1;          /* Channel 88 Presampling  Enable */
         uint32_t  PRES87:1;          /* Channel 87 Presampling  Enable */
         uint32_t  PRES86:1;          /* Channel 86 Presampling  Enable */
         uint32_t  PRES85:1;          /* Channel 85 Presampling  Enable */
         uint32_t  PRES84:1;          /* Channel 84 Presampling  Enable */
         uint32_t  PRES83:1;          /* Channel 83 Presampling  Enable */
         uint32_t  PRES82:1;          /* Channel 82 Presampling  Enable */
         uint32_t  PRES81:1;          /* Channel 81 Presampling  Enable */
         uint32_t  PRES80:1;          /* Channel 80 Presampling  Enable */
         uint32_t  PRES79:1;          /* Channel 79 Presampling  Enable */
         uint32_t  PRES78:1;          /* Channel 78 Presampling  Enable */
         uint32_t  PRES77:1;          /* Channel 77 Presampling  Enable */
         uint32_t  PRES76:1;          /* Channel 76 Presampling  Enable */
         uint32_t  PRES75:1;          /* Channel 75 Presampling  Enable */
         uint32_t  PRES74:1;          /* Channel 74 Presampling  Enable */
         uint32_t  PRES73:1;          /* Channel 73 Presampling  Enable */
         uint32_t  PRES72:1;          /* Channel 72 Presampling  Enable */
         uint32_t  PRES71:1;          /* Channel 71 Presampling  Enable */
         uint32_t  PRES70:1;          /* Channel 70 Presampling  Enable */
         uint32_t  PRES69:1;          /* Channel 69 Presampling  Enable */
         uint32_t  PRES68:1;          /* Channel 68 Presampling  Enable */
         uint32_t  PRES67:1;          /* Channel 67 Presampling  Enable */
         uint32_t  PRES66:1;          /* Channel 66 Presampling  Enable */
         uint32_t  PRES65:1;          /* Channel 65 Presampling  Enable */
         uint32_t  PRES64:1;          /* Channel 64 Presampling  Enable */
      } B;
   } ADC_PSR2_32B_tag;


   /* Register layout for all registers CTR... */

   typedef union {   /* conversion timing register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  INPLATCH:1;        /* configuration bits for the LATCHING PHASE duration */
         uint32_t:1;
         uint32_t  OFFSHIFT:2;        /* configuration for offset shift characteristics */
         uint32_t:1;
         uint32_t  INPCMP:2;          /* configuration bits for the COMPARISON duration */
         uint32_t:1;
#ifndef USE_FIELD_ALIASES_ADC
         uint32_t  INSAMP:8;          /* configuration bits for the SAMPLING PHASE duration */
#else		 
         uint32_t  INPSAMP:8;
#endif		 
      } B;
   } ADC_CTR_32B_tag;

   typedef union {   /* NORMAL CONVERSION MASK REGISTER 0 */
      uint32_t R;
      struct {
         uint32_t  CH31:1;            /* Channel 31 Normal Sampling Enable */
         uint32_t  CH30:1;            /* Channel 30 Normal Sampling Enable */
         uint32_t  CH29:1;            /* Channel 29 Normal Sampling Enable */
         uint32_t  CH28:1;            /* Channel 28 Normal Sampling Enable */
         uint32_t  CH27:1;            /* Channel 27 Normal Sampling Enable */
         uint32_t  CH26:1;            /* Channel 26 Normal Sampling Enable */
         uint32_t  CH25:1;            /* Channel 25 Normal Sampling Enable */
         uint32_t  CH24:1;            /* Channel 24 Normal Sampling Enable */
         uint32_t  CH23:1;            /* Channel 23 Normal Sampling Enable */
         uint32_t  CH22:1;            /* Channel 22 Normal Sampling Enable */
         uint32_t  CH21:1;            /* Channel 21 Normal Sampling Enable */
         uint32_t  CH20:1;            /* Channel 20 Normal Sampling Enable */
         uint32_t  CH19:1;            /* Channel 19 Normal Sampling Enable */
         uint32_t  CH18:1;            /* Channel 18 Normal Sampling Enable */
         uint32_t  CH17:1;            /* Channel 17 Normal Sampling Enable */
         uint32_t  CH16:1;            /* Channel 16 Normal Sampling Enable */
         uint32_t  CH15:1;            /* Channel 15 Normal Sampling Enable */
         uint32_t  CH14:1;            /* Channel 14 Normal Sampling Enable */
         uint32_t  CH13:1;            /* Channel 13 Normal Sampling Enable */
         uint32_t  CH12:1;            /* Channel 12 Normal Sampling Enable */
         uint32_t  CH11:1;            /* Channel 11 Normal Sampling Enable */
         uint32_t  CH10:1;            /* Channel 10 Normal Sampling Enable */
         uint32_t  CH9:1;             /* Channel 9 Normal Sampling Enable */
         uint32_t  CH8:1;             /* Channel 8 Normal Sampling Enable */
         uint32_t  CH7:1;             /* Channel 7 Normal Sampling Enable */
         uint32_t  CH6:1;             /* Channel 6 Normal Sampling Enable */
         uint32_t  CH5:1;             /* Channel 5 Normal Sampling Enable */
         uint32_t  CH4:1;             /* Channel 4 Normal Sampling Enable */
         uint32_t  CH3:1;             /* Channel 3 Normal Sampling Enable */
         uint32_t  CH2:1;             /* Channel 2 Normal Sampling Enable */
         uint32_t  CH1:1;             /* Channel 1 Normal Sampling Enable */
         uint32_t  CH0:1;             /* Channel 0 Normal Sampling Enable */
      } B;
   } ADC_NCMR0_32B_tag;

   typedef union {   /* NORMAL CONVERSION MASK REGISTER 1 */
      uint32_t R;
      struct {
         uint32_t  CH63:1;            /* Channel 63 Normal Sampling Enable */
         uint32_t  CH62:1;            /* Channel 62 Normal Sampling Enable */
         uint32_t  CH61:1;            /* Channel 61 Normal Sampling Enable */
         uint32_t  CH60:1;            /* Channel 60 Normal Sampling Enable */
         uint32_t  CH59:1;            /* Channel 59 Normal Sampling Enable */
         uint32_t  CH58:1;            /* Channel 58 Normal Sampling Enable */
         uint32_t  CH57:1;            /* Channel 57 Normal Sampling Enable */
         uint32_t  CH56:1;            /* Channel 56 Normal Sampling Enable */
         uint32_t  CH55:1;            /* Channel 55 Normal Sampling Enable */
         uint32_t  CH54:1;            /* Channel 54 Normal Sampling Enable */
         uint32_t  CH53:1;            /* Channel 53 Normal Sampling Enable */
         uint32_t  CH52:1;            /* Channel 52 Normal Sampling Enable */
         uint32_t  CH51:1;            /* Channel 51 Normal Sampling Enable */
         uint32_t  CH50:1;            /* Channel 50 Normal Sampling Enable */
         uint32_t  CH49:1;            /* Channel 49 Normal Sampling Enable */
         uint32_t  CH48:1;            /* Channel 48 Normal Sampling Enable */
         uint32_t  CH47:1;            /* Channel 47 Normal Sampling Enable */
         uint32_t  CH46:1;            /* Channel 46 Normal Sampling Enable */
         uint32_t  CH45:1;            /* Channel 45 Normal Sampling Enable */
         uint32_t  CH44:1;            /* Channel 44 Normal Sampling Enable */
         uint32_t  CH43:1;            /* Channel 43 Normal Sampling Enable */
         uint32_t  CH42:1;            /* Channel 42 Normal Sampling Enable */
         uint32_t  CH41:1;            /* Channel 41 Normal Sampling Enable */
         uint32_t  CH40:1;            /* Channel 40 Normal Sampling Enable */
         uint32_t  CH39:1;            /* Channel 39 Normal Sampling Enable */
         uint32_t  CH38:1;            /* Channel 38 Normal Sampling Enable */
         uint32_t  CH37:1;            /* Channel 37 Normal Sampling Enable */
         uint32_t  CH36:1;            /* Channel 36 Normal Sampling Enable */
         uint32_t  CH35:1;            /* Channel 35 Normal Sampling Enable */
         uint32_t  CH34:1;            /* Channel 34 Normal Sampling Enable */
         uint32_t  CH33:1;            /* Channel 33 Normal Sampling Enable */
         uint32_t  CH32:1;            /* Channel 32 Normal Sampling Enable */
      } B;
   } ADC_NCMR1_32B_tag;

   typedef union {   /* NORMAL CONVERSION MASK REGISTER 2 */
      uint32_t R;
      struct {
         uint32_t  CH95:1;            /* Channel 95 Normal Sampling Enable */
         uint32_t  CH94:1;            /* Channel 94 Normal Sampling Enable */
         uint32_t  CH93:1;            /* Channel 93 Normal Sampling Enable */
         uint32_t  CH92:1;            /* Channel 92 Normal Sampling Enable */
         uint32_t  CH91:1;            /* Channel 91 Normal Sampling Enable */
         uint32_t  CH90:1;            /* Channel 90 Normal Sampling Enable */
         uint32_t  CH89:1;            /* Channel 89 Normal Sampling Enable */
         uint32_t  CH88:1;            /* Channel 88 Normal Sampling Enable */
         uint32_t  CH87:1;            /* Channel 87 Normal Sampling Enable */
         uint32_t  CH86:1;            /* Channel 86 Normal Sampling Enable */
         uint32_t  CH85:1;            /* Channel 85 Normal Sampling Enable */
         uint32_t  CH84:1;            /* Channel 84 Normal Sampling Enable */
         uint32_t  CH83:1;            /* Channel 83 Normal Sampling Enable */
         uint32_t  CH82:1;            /* Channel 82 Normal Sampling Enable */
         uint32_t  CH81:1;            /* Channel 81 Normal Sampling Enable */
         uint32_t  CH80:1;            /* Channel 80 Normal Sampling Enable */
         uint32_t  CH79:1;            /* Channel 79 Normal Sampling Enable */
         uint32_t  CH78:1;            /* Channel 78 Normal Sampling Enable */
         uint32_t  CH77:1;            /* Channel 77 Normal Sampling Enable */
         uint32_t  CH76:1;            /* Channel 76 Normal Sampling Enable */
         uint32_t  CH75:1;            /* Channel 75 Normal Sampling Enable */
         uint32_t  CH74:1;            /* Channel 74 Normal Sampling Enable */
         uint32_t  CH73:1;            /* Channel 73 Normal Sampling Enable */
         uint32_t  CH72:1;            /* Channel 72 Normal Sampling Enable */
         uint32_t  CH71:1;            /* Channel 71 Normal Sampling Enable */
         uint32_t  CH70:1;            /* Channel 70 Normal Sampling Enable */
         uint32_t  CH69:1;            /* Channel 69 Normal Sampling Enable */
         uint32_t  CH68:1;            /* Channel 68 Normal Sampling Enable */
         uint32_t  CH67:1;            /* Channel 67 Normal Sampling Enable */
         uint32_t  CH66:1;            /* Channel 66 Normal Sampling Enable */
         uint32_t  CH65:1;            /* Channel 65 Normal Sampling Enable */
         uint32_t  CH64:1;            /* Channel 64 Normal Sampling Enable */
      } B;
   } ADC_NCMR2_32B_tag;

   typedef union {   /* Injected Conversion Mask Register 0 */
      uint32_t R;
      struct {
         uint32_t  CH31:1;            /* Channel 31 Injected Sampling Enable */
         uint32_t  CH30:1;            /* Channel 30 Injected Sampling Enable */
         uint32_t  CH29:1;            /* Channel 29 Injected Sampling Enable */
         uint32_t  CH28:1;            /* Channel 28 Injected Sampling Enable */
         uint32_t  CH27:1;            /* Channel 27 Injected Sampling Enable */
         uint32_t  CH26:1;            /* Channel 26 Injected Sampling Enable */
         uint32_t  CH25:1;            /* Channel 25 Injected Sampling Enable */
         uint32_t  CH24:1;            /* Channel 24 Injected Sampling Enable */
         uint32_t  CH23:1;            /* Channel 23 Injected Sampling Enable */
         uint32_t  CH22:1;            /* Channel 22 Injected Sampling Enable */
         uint32_t  CH21:1;            /* Channel 21 Injected Sampling Enable */
         uint32_t  CH20:1;            /* Channel 20 Injected Sampling Enable */
         uint32_t  CH19:1;            /* Channel 19 Injected Sampling Enable */
         uint32_t  CH18:1;            /* Channel 18 Injected Sampling Enable */
         uint32_t  CH17:1;            /* Channel 17 Injected Sampling Enable */
         uint32_t  CH16:1;            /* Channel 16 Injected Sampling Enable */
         uint32_t  CH15:1;            /* Channel 15   Injected Sampling Enable */
         uint32_t  CH14:1;            /* Channel 14   Injected Sampling Enable */
         uint32_t  CH13:1;            /* Channel 13  Injected  Sampling Enable */
         uint32_t  CH12:1;            /* Channel 12   Injected Sampling Enable */
         uint32_t  CH11:1;            /* Channel 11   Injected Sampling Enable */
         uint32_t  CH10:1;            /* Channel 10  Injected  Sampling Enable */
         uint32_t  CH9:1;             /* Channel 9 Injected  Sampling Enable */
         uint32_t  CH8:1;             /* Channel 8 Injected Sampling Enable */
         uint32_t  CH7:1;             /* Channel 7 Injected   Sampling Enable */
         uint32_t  CH6:1;             /* Channel 6 Injected  Sampling Enable */
         uint32_t  CH5:1;             /* Channel 5 Injected Sampling Enable */
         uint32_t  CH4:1;             /* Channel 4 Injected Sampling Enable */
         uint32_t  CH3:1;             /* Channel 3 Injected Sampling Enable */
         uint32_t  CH2:1;             /* Channel 2 Injected Sampling Enable */
         uint32_t  CH1:1;             /* Channel 1 injected Sampling Enable */
         uint32_t  CH0:1;             /* Channel 0 injected Sampling Enable */
      } B;
   } ADC_JCMR0_32B_tag;

   typedef union {   /* INJECTED CONVERSION MASK REGISTER 1 */
      uint32_t R;
      struct {
         uint32_t  CH63:1;            /* Channel 63 Injected Sampling Enable */
         uint32_t  CH62:1;            /* Channel 62 Injected Sampling Enable */
         uint32_t  CH61:1;            /* Channel 61 Injected Sampling Enable */
         uint32_t  CH60:1;            /* Channel 60 Injected Sampling Enable */
         uint32_t  CH59:1;            /* Channel 59 Injected Sampling Enable */
         uint32_t  CH58:1;            /* Channel 58 Injected Sampling Enable */
         uint32_t  CH57:1;            /* Channel 57 Injected Sampling Enable */
         uint32_t  CH56:1;            /* Channel 56 Injected Sampling Enable */
         uint32_t  CH55:1;            /* Channel 55 Injected Sampling Enable */
         uint32_t  CH54:1;            /* Channel 54 Injected Sampling Enable */
         uint32_t  CH53:1;            /* Channel 53 Injected Sampling Enable */
         uint32_t  CH52:1;            /* Channel 52 Injected Sampling Enable */
         uint32_t  CH51:1;            /* Channel 51 Injected Sampling Enable */
         uint32_t  CH50:1;            /* Channel 50 Injected Sampling Enable */
         uint32_t  CH49:1;            /* Channel 49 Injected Sampling Enable */
         uint32_t  CH48:1;            /* Channel 48 Injected Sampling Enable */
         uint32_t  CH47:1;            /* Channel 47 Injected Sampling Enable */
         uint32_t  CH46:1;            /* Channel 46 Injected Sampling Enable */
         uint32_t  CH45:1;            /* Channel 45 Injected Sampling Enable */
         uint32_t  CH44:1;            /* Channel 44 Injected Sampling Enable */
         uint32_t  CH43:1;            /* Channel 43 Injected Sampling Enable */
         uint32_t  CH42:1;            /* Channel 42 Injected Sampling Enable */
         uint32_t  CH41:1;            /* Channel 41 Injected Sampling Enable */
         uint32_t  CH40:1;            /* Channel 40 Injected Sampling Enable */
         uint32_t  CH39:1;            /* Channel 39 Injected Sampling Enable */
         uint32_t  CH38:1;            /* Channel 38 Injected Sampling Enable */
         uint32_t  CH37:1;            /* Channel 37 Injected Sampling Enable */
         uint32_t  CH36:1;            /* Channel 36 Injected Sampling Enable */
         uint32_t  CH35:1;            /* Channel 35 Injected Sampling Enable */
         uint32_t  CH34:1;            /* Channel 34 Injected Sampling Enable */
         uint32_t  CH33:1;            /* Channel 33 Injected Sampling Enable */
         uint32_t  CH32:1;            /* Channel 32 Injected Sampling Enable */
      } B;
   } ADC_JCMR1_32B_tag;

   typedef union {   /* INJECTED CONVERSION MASK REGISTER 2 */
      uint32_t R;
      struct {
         uint32_t  CH95:1;            /* Channel 95 Injected Sampling Enable */
         uint32_t  CH94:1;            /* Channel 94 Injected Sampling Enable */
         uint32_t  CH93:1;            /* Channel 93 Injected Sampling Enable */
         uint32_t  CH92:1;            /* Channel 92 Injected Sampling Enable */
         uint32_t  CH91:1;            /* Channel 91 Injected Sampling Enable */
         uint32_t  CH90:1;            /* Channel 90 Injected Sampling Enable */
         uint32_t  CH89:1;            /* Channel 89 Injected Sampling Enable */
         uint32_t  CH88:1;            /* Channel 88 Injected Sampling Enable */
         uint32_t  CH87:1;            /* Channel 87 Injected Sampling Enable */
         uint32_t  CH86:1;            /* Channel 86 Injected Sampling Enable */
         uint32_t  CH85:1;            /* Channel 85 Injected Sampling Enable */
         uint32_t  CH84:1;            /* Channel 84 Injected Sampling Enable */
         uint32_t  CH83:1;            /* Channel 83 Injected Sampling Enable */
         uint32_t  CH82:1;            /* Channel 82 Injected Sampling Enable */
         uint32_t  CH81:1;            /* Channel 81 Injected Sampling Enable */
         uint32_t  CH80:1;            /* Channel 80 Injected Sampling Enable */
         uint32_t  CH79:1;            /* Channel 79 Injected Sampling Enable */
         uint32_t  CH78:1;            /* Channel 78 Injected Sampling Enable */
         uint32_t  CH77:1;            /* Channel 77 Injected Sampling Enable */
         uint32_t  CH76:1;            /* Channel 76 Injected Sampling Enable */
         uint32_t  CH75:1;            /* Channel 75 Injected Sampling Enable */
         uint32_t  CH74:1;            /* Channel 74 Injected Sampling Enable */
         uint32_t  CH73:1;            /* Channel 73 Injected Sampling Enable */
         uint32_t  CH72:1;            /* Channel 72 Injected Sampling Enable */
         uint32_t  CH71:1;            /* Channel 71 Injected Sampling Enable */
         uint32_t  CH70:1;            /* Channel 70 Injected Sampling Enable */
         uint32_t  CH69:1;            /* Channel 69 Injected Sampling Enable */
         uint32_t  CH68:1;            /* Channel 68 Injected Sampling Enable */
         uint32_t  CH67:1;            /* Channel 67 Injected Sampling Enable */
         uint32_t  CH66:1;            /* Channel 66 Injected Sampling Enable */
         uint32_t  CH65:1;            /* Channel 65 Injected Sampling Enable */
         uint32_t  CH64:1;            /* Channel 64 Injected Sampling Enable */
      } B;
   } ADC_JCMR2_32B_tag;

   typedef union {   /* Offset Word Regsiter */
      uint32_t R;
      struct {
         uint32_t:15;
         uint32_t  OFFSETLOAD:1;      /* load_offset */
         uint32_t:8;
#ifndef USE_FIELD_ALIASES_ADC		 
         uint32_t  OFFSET_WORD:8;     /* OFFSET word coeff.generated at the end of offset cancellation is lathed int o this register */
#else		
         uint32_t  OFFSETWORD:8;  
#endif		 
      } B;
   } ADC_OFFWR_32B_tag;

   typedef union {   /* Decode Signal Delay Register */
      uint32_t R;
      struct {
         uint32_t:24;
         uint32_t  DSD:8;             /* take into account the settling time of the external mux */
      } B;
   } ADC_DSDR_32B_tag;

   typedef union {   /* Power Down Dealy Register */
      uint32_t R;
      struct {
         uint32_t:24;
         uint32_t  PDED:8;            /* The delay between the power down bit reset and the starting of conversion */
      } B;
   } ADC_PDEDR_32B_tag;


   /* Register layout for all registers CDR... */

   typedef union {   /* CHANNEL DATA REGS */
      uint32_t R;
      struct {
         uint32_t:12;
         uint32_t  VALID:1;           /* validity of data */
         uint32_t  OVERW:1;           /* overwrite data */
         uint32_t  RESULT:2;          /* reflects mode conversion */
         uint32_t:6;
         uint32_t  CDATA:10;          /* Channel 0 converted data */
      } B;
   } ADC_CDR_32B_tag;

   typedef union {   /* Upper Threshold register 4 is not contiguous to 3 */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  THRH:12;           /* high threshold value s */
         uint32_t:4;
         uint32_t  THRL:12;           /* low threshold value s */
      } B;
   } ADC_THRHLR4_32B_tag;

   typedef union {   /* Upper Threshold register 5 */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  THRH:12;           /* high threshold value s */
         uint32_t:4;
         uint32_t  THRL:12;           /* low threshold value s */
      } B;
   } ADC_THRHLR5_32B_tag;

   typedef union {   /* Upper Threshold register 6 */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  THRH:12;           /* high threshold value s */
         uint32_t:4;
         uint32_t  THRL:12;           /* low threshold value s */
      } B;
   } ADC_THRHLR6_32B_tag;

   typedef union {   /* Upper Threshold register 7 */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  THRH:12;           /* high threshold value s */
         uint32_t:4;
         uint32_t  THRL:12;           /* low threshold value s */
      } B;
   } ADC_THRHLR7_32B_tag;

   typedef union {   /* Upper Threshold register 8 */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  THRH:12;           /* high threshold value s */
         uint32_t:4;
         uint32_t  THRL:12;           /* low threshold value s */
      } B;
   } ADC_THRHLR8_32B_tag;

   typedef union {   /* Upper Threshold register 9 */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  THRH:12;           /* high threshold value s */
         uint32_t:4;
         uint32_t  THRL:12;           /* low threshold value s */
      } B;
   } ADC_THRHLR9_32B_tag;

   typedef union {   /* Upper Threshold register 10 */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  THRH:12;           /* high threshold value s */
         uint32_t:4;
         uint32_t  THRL:12;           /* low threshold value s */
      } B;
   } ADC_THRHLR10_32B_tag;

   typedef union {   /* Upper Threshold register 11 */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  THRH:12;           /* high threshold value s */
         uint32_t:4;
         uint32_t  THRL:12;           /* low threshold value s */
      } B;
   } ADC_THRHLR11_32B_tag;

   typedef union {   /* Upper Threshold register 12 */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  THRH:12;           /* high threshold value s */
         uint32_t:4;
         uint32_t  THRL:12;           /* low threshold value s */
      } B;
   } ADC_THRHLR12_32B_tag;

   typedef union {   /* Upper Threshold register 13 */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  THRH:12;           /* high threshold value s */
         uint32_t:4;
         uint32_t  THRL:12;           /* low threshold value s */
      } B;
   } ADC_THRHLR13_32B_tag;

   typedef union {   /* Upper Threshold register 14 */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  THRH:12;           /* high threshold value s */
         uint32_t:4;
         uint32_t  THRL:12;           /* low threshold value s */
      } B;
   } ADC_THRHLR14_32B_tag;

   typedef union {   /* Upper Threshold register 15 */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  THRH:12;           /* high threshold value s */
         uint32_t:4;
         uint32_t  THRL:12;           /* low threshold value s */
      } B;
   } ADC_THRHLR15_32B_tag;


   /* Register layout for all registers CWSELR... */

   typedef union {   /* Channel Watchdog Select register */
      uint32_t R;
      struct {
         uint32_t  WSEL_CH7:4;        /* Channel Watchdog select for channel 7+R*8 */
         uint32_t  WSEL_CH6:4;        /* Channel Watchdog select for channel 6+R*8 */
         uint32_t  WSEL_CH5:4;        /* Channel Watchdog select for channel 5+R*8 */
         uint32_t  WSEL_CH4:4;        /* Channel Watchdog select for channel 4+R*8 */
         uint32_t  WSEL_CH3:4;        /* Channel Watchdog select for channel 3+R*8 */
         uint32_t  WSEL_CH2:4;        /* Channel Watchdog select for channel 2+R*8 */
         uint32_t  WSEL_CH1:4;        /* Channel Watchdog select for channel 1+R*8 */
         uint32_t  WSEL_CH0:4;        /* Channel Watchdog select for channel 0+R*8 */
      } B;
   } ADC_CWSELR_32B_tag;


   /* Register layout for all registers CWENR... */

   typedef union {   /* Channel Watchdog Enable Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  CWEN15PRT32:1;     /* Channel Watchdog Enable 0+R*32 */
         uint32_t  CWEN14PRT32:1;     /* Channel Watchdog Enable 0+R*32 */
         uint32_t  CWEN13PRT32:1;     /* Channel Watchdog Enable 0+R*32 */
         uint32_t  CWEN12PRT32:1;     /* Channel Watchdog Enable 0+R*32 */
         uint32_t  CWEN11PRT32:1;     /* Channel Watchdog Enable 0+R*32 */
         uint32_t  CWEN10PRT32:1;     /* Channel Watchdog Enable 0+R*32 */
         uint32_t  CWEN09PRT32:1;     /* Channel Watchdog Enable 0+R*32 */
         uint32_t  CWEN08PRT32:1;     /* Channel Watchdog Enable 0+R*32 */
         uint32_t  CWEN07PRT32:1;     /* Channel Watchdog Enable 0+R*32 */
         uint32_t  CWEN06PRT32:1;     /* Channel Watchdog Enable 0+R*32 */
         uint32_t  CWEN05PRT32:1;     /* Channel Watchdog Enable 0+R*32 */
         uint32_t  CWEN04PRT32:1;     /* Channel Watchdog Enable 0+R*32 */
         uint32_t  CWEN03PRT32:1;     /* Channel Watchdog Enable 0+R*32 */
         uint32_t  CWEN02PRT32:1;     /* Channel Watchdog Enable 0+R*32 */
         uint32_t  CWEN01PRT32:1;     /* Channel Watchdog Enable 0+R*32 */
         uint32_t  CWEN00PRT32:1;     /* Channel Watchdog Enable 0+R*32 */
      } B;
   } ADC_CWENR_32B_tag;


   /* Register layout for all registers AWORR... */

   typedef union {   /* Analog Watchdog Out of Range Register */
      uint32_t R;
      struct {
         uint32_t  AWOR_CH31:1;       /* Channel 31+R*32 converted data out of range */
         uint32_t  AWOR_CH30:1;       /* Channel 30+R*32 converted data out of range */
         uint32_t  AWOR_CH29:1;       /* Channel 29+R*32 converted data out of range */
         uint32_t  AWOR_CH28:1;       /* Channel 28+R*32 converted data out of range */
         uint32_t  AWOR_CH27:1;       /* Channel 27+R*32 converted data out of range */
         uint32_t  AWOR_CH26:1;       /* Channel 26+R*32 converted data out of range */
         uint32_t  AWOR_CH25:1;       /* Channel 25+R*32 converted data out of range */
         uint32_t  AWOR_CH24:1;       /* Channel 24+R*32 converted data out of range */
         uint32_t  AWOR_CH23:1;       /* Channel 23+R*32 converted data out of range */
         uint32_t  AWOR_CH22:1;       /* Channel 22+R*32 converted data out of range */
         uint32_t  AWOR_CH21:1;       /* Channel 21+R*32 converted data out of range */
         uint32_t  AWOR_CH20:1;       /* Channel 20+R*32 converted data out of range */
         uint32_t  AWOR_CH19:1;       /* Channel 19+R*32 converted data out of range */
         uint32_t  AWOR_CH18:1;       /* Channel 18+R*32 converted data out of range */
         uint32_t  AWOR_CH17:1;       /* Channel 17+R*32 converted data out of range */
         uint32_t  AWOR_CH16:1;       /* Channel 16+R*32 converted data out of range */
         uint32_t  AWOR_CH15:1;       /* Channel 15+R*32 converted data out of range */
         uint32_t  AWOR_CH14:1;       /* Channel 14+R*32 converted data out of range */
         uint32_t  AWOR_CH13:1;       /* Channel 13+R*32 converted data out of range */
         uint32_t  AWOR_CH12:1;       /* Channel 12+R*32 converted data out of range */
         uint32_t  AWOR_CH11:1;       /* Channel 11+R*32 converted data out of range */
         uint32_t  AWOR_CH10:1;       /* Channel 10+R*32 converted data out of range */
         uint32_t  AWOR_CH9:1;        /* Channel 9+R*32 converted data out of range */
         uint32_t  AWOR_CH8:1;        /* Channel 8+R*32 converted data out of range */
         uint32_t  AWOR_CH7:1;        /* Channel 7+R*32 converted data out of range */
         uint32_t  AWOR_CH6:1;        /* Channel 6+R*32 converted data out of range */
         uint32_t  AWOR_CH5:1;        /* Channel 5+R*32 converted data out of range */
         uint32_t  AWOR_CH4:1;        /* Channel 4+R*32 converted data out of range */
         uint32_t  AWOR_CH3:1;        /* Channel 3+R*32 converted data out of range */
         uint32_t  AWOR_CH2:1;        /* Channel 2+R*32 converted data out of range */
         uint32_t  AWOR_CH1:1;        /* Channel 1+R*32 converted data out of range */
         uint32_t  AWOR_CH0:1;        /* Channel 0+R*32 converted data out of range */
      } B;
   } ADC_AWORR_32B_tag;

   typedef union {   /* SELF TEST CONFIGURATION REGISTER 1 */
      uint32_t R;
      struct {
         uint32_t  INPSAMP_C:8;       /* Sampling phase duration for the test conversions - algorithm C */
         uint32_t  INPSAMP_RC:8;      /* Sampling phase duration for the test conversions - algorithm RC */
         uint32_t  INPSAMP_S:8;       /* Sampling phase duration for the test conversions - algorithm S */
         uint32_t:5;
         uint32_t  ST_INPCMP:2;       /* Configuration bit for comparison phase duration for self test channel */
         uint32_t  ST_INPLATCH:1;     /* Configuration bit for Latching phase duration for self test channel */
      } B;
   } ADC_STCR1_32B_tag;

   typedef union {   /* SELF TEST CONFIGURATION REGISTER 2 */
      uint32_t R;
      struct {
         uint32_t:5;
         uint32_t  SERR:1;            /* Error fault injection bit (write only) */
         uint32_t  MSKSTWDTERR:1;     /* Interrupt enable (STSR2.WDTERR status bit) */
         uint32_t:1;
         uint32_t  MSKST_EOC:1;       /* Interrupt enable bit for STSR2.ST_EOC */
         uint32_t:4;
         uint32_t  MSKWDG_EOA_C:1;    /* Interrupt enable (WDG_EOA_C status bit) */
         uint32_t  MSKWDG_EOA_RC:1;   /* Interrupt enable (WDG_EOA_RC status bit) */
         uint32_t  MSKWDG_EOA_S:1;    /* Interrupt enable (WDG_EOA_S status bit) */
         uint32_t  MSKERR_C:1;        /* Interrupt enable (ERR_C status bit) */
         uint32_t  MSKERR_RC:1;       /* Interrupt enable (ERR_RC status bit) */
         uint32_t  MSKERR_S2:1;       /* Interrupt enable (ERR_S2 status bit) */
         uint32_t  MSKERR_S1:1;       /* Interrupt enable (ERR_S1 status bit) */
         uint32_t  MSKERR_S0:1;       /* Interrupt enable (ERR_S0 status bit) */
         uint32_t:3;
         uint32_t  EN:1;              /* Self testing channel enable */
         uint32_t:4;
         uint32_t  FMA_C:1;           /* Fault mapping for the algorithm C */
         uint32_t  FMAR_C:1;          /* Fault mapping for the algorithm RC */
         uint32_t  FMA_S:1;           /* Fault mapping for the algorithm BGAP */
      } B;
   } ADC_STCR2_32B_tag;

   typedef union {   /* SELF TEST CONFIGURATION REGISTER 3 */
      uint32_t R;
      struct {
         uint32_t:22;
         uint32_t  ALG:2;             /* Algorithm scheduling */
         uint32_t:8;
      } B;
   } ADC_STCR3_32B_tag;

   typedef union {   /* SELF TEST BAUD RATE REGISTER */
      uint32_t R;
      struct {
         uint32_t:13;
         uint32_t  WDT:3;             /* Watchdog timer value */
         uint32_t:8;
         uint32_t  BR:8;              /* Baud rate for the selected algorithm in SCAN mode */
      } B;
   } ADC_STBRR_32B_tag;

   typedef union {   /* SELF TEST STATUS REGISTER 1 */
      uint32_t R;
      struct {
         uint32_t:6;
         uint32_t  WDTERR:1;          /* Watchdog timer error */
         uint32_t  OVERWR:1;          /* Overwrite error */
         uint32_t  ST_EOC:1;          /* Self test EOC bit */
         uint32_t:4;
         uint32_t  WDG_EOA_C:1;       /* Algorithm  C completed without error */
         uint32_t  WDG_EOA_RC:1;      /* Algorithm RC completed without error */
         uint32_t  WDG_EOA_S:1;       /* Algorithm  S completed without error */
         uint32_t  ERR_C:1;           /* Error on the self testing channel (algorithm  C) */
         uint32_t  ERR_RC:1;          /* Error on the self testing channel (algorithm RC) */
         uint32_t  ERR_S2:1;          /* Error on the self testing channel (algorithm SUPPLY, step 2) */
         uint32_t  ERR_S1:1;          /* Error on the self testing channel (algorithm SUPPLY, step 1) */
         uint32_t  ERR_S0:1;          /* Error on the self testing channel (algorithm SUPPLY, step 0) */
         uint32_t:1;
         uint32_t  STEP_C:5;          /* Step of algorithm  C when ERR_C  has occurred */
         uint32_t  STEP_RC:5;         /* Step of algorithm RC when ERR_RC has occurred */
      } B;
   } ADC_STSR1_32B_tag;

   typedef union {   /* SELF TEST STATUS REGISTER 2 */
      uint32_t R;
      struct {
         uint32_t  OVFL:1;            /* Overflow bit */
         uint32_t:3;
         uint32_t  DATA1:12;          /* Test channel converted data when ERR_S1 has occurred */
         uint32_t:4;
         uint32_t  DATA0:12;          /* Test channel converted data when ERR_S1 has occurred */
      } B;
   } ADC_STSR2_32B_tag;

   typedef union {   /* SELF TEST STATUS REGISTER 3 */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  DATA1:12;          /* Test channel converted data when ERR_S0 has occurred */
         uint32_t:4;
         uint32_t  DATA0:12;          /* Test channel converted data when ERR_S0 has occurred */
      } B;
   } ADC_STSR3_32B_tag;

   typedef union {   /* SELF TEST STATUS REGISTER 4 */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  DATA1:12;          /* Test channel converted data when ERR_C has occurred */
         uint32_t:4;
         uint32_t  DATA0:12;          /* Test channel converted data when ERR_C has occurred */
      } B;
   } ADC_STSR4_32B_tag;

   typedef union {   /* SELF TEST DATA REGISTER 1 */
      uint32_t R;
      struct {
         uint32_t:12;
         uint32_t  VALID:1;           /* Valid data */
         uint32_t  OVERWR:1;          /* Overwrite data */
         uint32_t:6;
         uint32_t  TCDATA:12;         /* Test channel converted data */
      } B;
   } ADC_STDR1_32B_tag;

   typedef union {   /* SELF TEST DATA REGISTER 2 */
      uint32_t R;
      struct {
         uint32_t  FDATA:12;          /* Fractional part of the ratio TEST for algorithm S */
         uint32_t  VALID:1;           /* Valid data */
         uint32_t  OVERWR:1;          /* Overwrite data */
         uint32_t:6;
         uint32_t  IDATA:12;          /* Integer part of the ratio TEST for algorithm S */
      } B;
   } ADC_STDR2_32B_tag;

   typedef union {   /* SELF TEST ANALOG WATCHDOG REGISTER 0 */
      uint32_t R;
      struct {
         uint32_t  AWDE:1;            /* Analog WatchDog Enable - algorithm S */
         uint32_t  WDTE:1;            /* WatchDog Timer Enable - algorithm S */
         uint32_t:2;
         uint32_t  THRH:12;           /* High threshold value for channel 0 */
         uint32_t:4;
         uint32_t  THRL:12;           /* Low threshold value for channel 0 */
      } B;
   } ADC_STAW0R_32B_tag;

   typedef union {   /* SELF TEST ANALOG WATCHDOG REGISTER 1A */
      uint32_t R;
      struct {
         uint32_t  AWDE:1;            /* Analog WatchDog Enable - algorithm S */
         uint32_t:3;
         uint32_t  THRH:12;           /* High threshold value for test channel - algorithm S */
         uint32_t:4;
         uint32_t  THRL:12;           /* Low threshold value for test channel - algorithm S */
      } B;
   } ADC_STAW1AR_32B_tag;

   typedef union {   /* SELF TEST ANALOG WATCHDOG REGISTER 1B */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  THRH:12;           /* High threshold value for test channel - algorithm S */
         uint32_t:4;
         uint32_t  THRL:12;           /* Low threshold value for test channel - algorithm S */
      } B;
   } ADC_STAW1BR_32B_tag;

   typedef union {   /* SELF TEST ANALOG WATCHDOG REGISTER 2 */
      uint32_t R;
      struct {
         uint32_t  AWDE:1;            /* Analog WatchDog Enable - algorithm S */
         uint32_t:19;
         uint32_t  THRL:12;           /* Low threshold value for channel */
      } B;
   } ADC_STAW2R_32B_tag;

   typedef union {   /* SELF TEST ANALOG WATCHDOG REGISTER 3 */
      uint32_t R;
      struct {
         uint32_t  AWDE:1;            /* Analog WatchDog Enable - algorithm RC */
         uint32_t  WDTE:1;            /* WatchDog Timer Enable - algorithm RC */
         uint32_t:2;
         uint32_t  THRH:12;           /* High threshold value for channel 3 */
         uint32_t:4;
         uint32_t  THRL:12;           /* Low threshold value for channel 3 */
      } B;
   } ADC_STAW3R_32B_tag;

   typedef union {   /* SELF TEST ANALOG WATCHDOG REGISTER 4 */
      uint32_t R;
      struct {
         uint32_t  AWDE:1;            /* Analog WatchDog Enable - algorithm C */
         uint32_t  WDTE:1;            /* WatchDog Timer Enable - algorithm C */
         uint32_t:2;
         uint32_t  THRH:12;           /* High threshold value for channel 4 */
         uint32_t:4;
         uint32_t  THRL:12;           /* Low threshold value for channel 4 */
      } B;
   } ADC_STAW4R_32B_tag;

   typedef union {   /* SELF TEST ANALOG WATCHDOG REGISTER 5 */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  THRH:12;           /* High threshold value for algorithm C */
         uint32_t:4;
         uint32_t  THRL:12;           /* Low threshold value for algorithm C */
      } B;
   } ADC_STAW5R_32B_tag;



   typedef struct ADC_struct_tag { /* start of ADC_tag */
                                        /* module configuration register */
      ADC_MCR_32B_tag MCR;                 /* offset: 0x0000 size: 32 bit */
                                               /* module status register */
      ADC_MSR_32B_tag MSR;                 /* offset: 0x0004 size: 32 bit */
      int8_t ADC_reserved_0008[8];
                                            /* Interrupt status register */
      ADC_ISR_32B_tag ISR;                 /* offset: 0x0010 size: 32 bit */
      union {
         ADC_CEOCFR0_32B_tag CEOCFR[3];    /* offset: 0x0014  (0x0004 x 3) */

         struct {
                                           /* CHANNEL PENDING REGISTER 0 */
            ADC_CEOCFR0_32B_tag CEOCFR0;   /* offset: 0x0014 size: 32 bit */
                                           /* CHANNEL PENDING REGISTER 1 */
            ADC_CEOCFR1_32B_tag CEOCFR1;   /* offset: 0x0018 size: 32 bit */
                                           /* CHANNEL PENDING REGISTER 2 */
            ADC_CEOCFR2_32B_tag CEOCFR2;   /* offset: 0x001C size: 32 bit */
         };

      };
                                              /* interrupt mask register */
      ADC_IMR_32B_tag IMR;                 /* offset: 0x0020 size: 32 bit */
      union {
         ADC_CIMR0_32B_tag CIMR[3];        /* offset: 0x0024  (0x0004 x 3) */

         struct {
                                    /* CHANNEL INTERRUPT MASK REGISTER 0 */
            ADC_CIMR0_32B_tag CIMR0;       /* offset: 0x0024 size: 32 bit */
                                    /* CHANNEL INTERRUPT MASK REGISTER 1 */
            ADC_CIMR1_32B_tag CIMR1;       /* offset: 0x0028 size: 32 bit */
                                    /* CHANNEL INTERRUPT MASK REGISTER 2 */
            ADC_CIMR2_32B_tag CIMR2;       /* offset: 0x002C size: 32 bit */
         };

      };
                         /* Watchdog Threshold interrupt status register */
      ADC_WTISR_32B_tag WTISR;             /* offset: 0x0030 size: 32 bit */
                                     /* Watchdog interrupt MASK register */
      ADC_WTIMR_32B_tag WTIMR;             /* offset: 0x0034 size: 32 bit */
      int8_t ADC_reserved_0038[8];
                                                        /* DMAE register */
      ADC_DMAE_32B_tag DMAE;               /* offset: 0x0040 size: 32 bit */
      union {
         ADC_DMAR0_32B_tag DMAR[3];        /* offset: 0x0044  (0x0004 x 3) */

         struct {
                                                      /* DMA  REGISTER 0 */
            ADC_DMAR0_32B_tag DMAR0;       /* offset: 0x0044 size: 32 bit */
                                                       /* DMA REGISTER 1 */
            ADC_DMAR1_32B_tag DMAR1;       /* offset: 0x0048 size: 32 bit */
                                                       /* DMA REGISTER 2 */
            ADC_DMAR2_32B_tag DMAR2;       /* offset: 0x004C size: 32 bit */
         };

      };
      union {
                                         /* Threshold Control register C */
         ADC_TRC_32B_tag TRC[4];           /* offset: 0x0050  (0x0004 x 4) */

         struct {
                                         /* Threshold Control register C */
            ADC_TRC_32B_tag TRC0;          /* offset: 0x0050 size: 32 bit */
            ADC_TRC_32B_tag TRC1;          /* offset: 0x0054 size: 32 bit */
            ADC_TRC_32B_tag TRC2;          /* offset: 0x0058 size: 32 bit */
            ADC_TRC_32B_tag TRC3;          /* offset: 0x005C size: 32 bit */
         };

      };
      union {
                                             /* Upper Threshold register */
         ADC_THRHLR_32B_tag THRHLR[4];     /* offset: 0x0060  (0x0004 x 4) */

         struct {
                                             /* Upper Threshold register */
            ADC_THRHLR_32B_tag THRHLR0;    /* offset: 0x0060 size: 32 bit */
            ADC_THRHLR_32B_tag THRHLR1;    /* offset: 0x0064 size: 32 bit */
            ADC_THRHLR_32B_tag THRHLR2;    /* offset: 0x0068 size: 32 bit */
            ADC_THRHLR_32B_tag THRHLR3;    /* offset: 0x006C size: 32 bit */
         };

      };
      union {
                                   /* alternate Upper Threshold register */
         ADC_THRALT_32B_tag THRALT[4];     /* offset: 0x0070  (0x0004 x 4) */

         struct {
                                   /* alternate Upper Threshold register */
            ADC_THRALT_32B_tag THRALT0;    /* offset: 0x0070 size: 32 bit */
            ADC_THRALT_32B_tag THRALT1;    /* offset: 0x0074 size: 32 bit */
            ADC_THRALT_32B_tag THRALT2;    /* offset: 0x0078 size: 32 bit */
            ADC_THRALT_32B_tag THRALT3;    /* offset: 0x007C size: 32 bit */
         };

      };
                                         /* PRESAMPLING CONTROL REGISTER */
      ADC_PSCR_32B_tag PSCR;               /* offset: 0x0080 size: 32 bit */
      union {
         ADC_PSR0_32B_tag PSR[3];          /* offset: 0x0084  (0x0004 x 3) */

         struct {
                                              /* Presampling  Register 0 */
            ADC_PSR0_32B_tag PSR0;         /* offset: 0x0084 size: 32 bit */
                                               /* Presampling REGISTER 1 */
            ADC_PSR1_32B_tag PSR1;         /* offset: 0x0088 size: 32 bit */
                                               /* Presampling REGISTER 2 */
            ADC_PSR2_32B_tag PSR2;         /* offset: 0x008C size: 32 bit */
         };

      };
      int8_t ADC_reserved_0090_C[4];
      union {
                                           /* conversion timing register */
         ADC_CTR_32B_tag CTR[3];           /* offset: 0x0094  (0x0004 x 3) */

         struct {
                                           /* conversion timing register */
            ADC_CTR_32B_tag CTR0;          /* offset: 0x0094 size: 32 bit */
            ADC_CTR_32B_tag CTR1;          /* offset: 0x0098 size: 32 bit */
            ADC_CTR_32B_tag CTR2;          /* offset: 0x009C size: 32 bit */
         };

      };
      int8_t ADC_reserved_00A0_C[4];
      union {
         ADC_NCMR0_32B_tag NCMR[3];        /* offset: 0x00A4  (0x0004 x 3) */

         struct {
                                    /* NORMAL CONVERSION MASK REGISTER 0 */
            ADC_NCMR0_32B_tag NCMR0;       /* offset: 0x00A4 size: 32 bit */
                                    /* NORMAL CONVERSION MASK REGISTER 1 */
            ADC_NCMR1_32B_tag NCMR1;       /* offset: 0x00A8 size: 32 bit */
                                    /* NORMAL CONVERSION MASK REGISTER 2 */
            ADC_NCMR2_32B_tag NCMR2;       /* offset: 0x00AC size: 32 bit */
         };

      };
      int8_t ADC_reserved_00B0_C[4];
      union {
         ADC_JCMR0_32B_tag JCMR[3];        /* offset: 0x00B4  (0x0004 x 3) */

         struct {
                                  /* Injected Conversion Mask Register 0 */
            ADC_JCMR0_32B_tag JCMR0;       /* offset: 0x00B4 size: 32 bit */
                                  /* INJECTED CONVERSION MASK REGISTER 1 */
            ADC_JCMR1_32B_tag JCMR1;       /* offset: 0x00B8 size: 32 bit */
                                  /* INJECTED CONVERSION MASK REGISTER 2 */
            ADC_JCMR2_32B_tag JCMR2;       /* offset: 0x00BC size: 32 bit */
         };

      };
                                                 /* Offset Word Regsiter */
      ADC_OFFWR_32B_tag OFFWR;             /* offset: 0x00C0 size: 32 bit */
                                         /* Decode Signal Delay Register */
      ADC_DSDR_32B_tag DSDR;               /* offset: 0x00C4 size: 32 bit */
                                            /* Power Down Dealy Register */
      ADC_PDEDR_32B_tag PDEDR;             /* offset: 0x00C8 size: 32 bit */
      int8_t ADC_reserved_00CC_C[52];
      union {
                                                    /* CHANNEL DATA REGS */
         ADC_CDR_32B_tag CDR[96];          /* offset: 0x0100  (0x0004 x 96) */

         struct {
                                                    /* CHANNEL DATA REGS */
            ADC_CDR_32B_tag CDR0;          /* offset: 0x0100 size: 32 bit */
            ADC_CDR_32B_tag CDR1;          /* offset: 0x0104 size: 32 bit */
            ADC_CDR_32B_tag CDR2;          /* offset: 0x0108 size: 32 bit */
            ADC_CDR_32B_tag CDR3;          /* offset: 0x010C size: 32 bit */
            ADC_CDR_32B_tag CDR4;          /* offset: 0x0110 size: 32 bit */
            ADC_CDR_32B_tag CDR5;          /* offset: 0x0114 size: 32 bit */
            ADC_CDR_32B_tag CDR6;          /* offset: 0x0118 size: 32 bit */
            ADC_CDR_32B_tag CDR7;          /* offset: 0x011C size: 32 bit */
            ADC_CDR_32B_tag CDR8;          /* offset: 0x0120 size: 32 bit */
            ADC_CDR_32B_tag CDR9;          /* offset: 0x0124 size: 32 bit */
            ADC_CDR_32B_tag CDR10;         /* offset: 0x0128 size: 32 bit */
            ADC_CDR_32B_tag CDR11;         /* offset: 0x012C size: 32 bit */
            ADC_CDR_32B_tag CDR12;         /* offset: 0x0130 size: 32 bit */
            ADC_CDR_32B_tag CDR13;         /* offset: 0x0134 size: 32 bit */
            ADC_CDR_32B_tag CDR14;         /* offset: 0x0138 size: 32 bit */
            ADC_CDR_32B_tag CDR15;         /* offset: 0x013C size: 32 bit */
            ADC_CDR_32B_tag CDR16;         /* offset: 0x0140 size: 32 bit */
            ADC_CDR_32B_tag CDR17;         /* offset: 0x0144 size: 32 bit */
            ADC_CDR_32B_tag CDR18;         /* offset: 0x0148 size: 32 bit */
            ADC_CDR_32B_tag CDR19;         /* offset: 0x014C size: 32 bit */
            ADC_CDR_32B_tag CDR20;         /* offset: 0x0150 size: 32 bit */
            ADC_CDR_32B_tag CDR21;         /* offset: 0x0154 size: 32 bit */
            ADC_CDR_32B_tag CDR22;         /* offset: 0x0158 size: 32 bit */
            ADC_CDR_32B_tag CDR23;         /* offset: 0x015C size: 32 bit */
            ADC_CDR_32B_tag CDR24;         /* offset: 0x0160 size: 32 bit */
            ADC_CDR_32B_tag CDR25;         /* offset: 0x0164 size: 32 bit */
            ADC_CDR_32B_tag CDR26;         /* offset: 0x0168 size: 32 bit */
            ADC_CDR_32B_tag CDR27;         /* offset: 0x016C size: 32 bit */
            ADC_CDR_32B_tag CDR28;         /* offset: 0x0170 size: 32 bit */
            ADC_CDR_32B_tag CDR29;         /* offset: 0x0174 size: 32 bit */
            ADC_CDR_32B_tag CDR30;         /* offset: 0x0178 size: 32 bit */
            ADC_CDR_32B_tag CDR31;         /* offset: 0x017C size: 32 bit */
            ADC_CDR_32B_tag CDR32;         /* offset: 0x0180 size: 32 bit */
            ADC_CDR_32B_tag CDR33;         /* offset: 0x0184 size: 32 bit */
            ADC_CDR_32B_tag CDR34;         /* offset: 0x0188 size: 32 bit */
            ADC_CDR_32B_tag CDR35;         /* offset: 0x018C size: 32 bit */
            ADC_CDR_32B_tag CDR36;         /* offset: 0x0190 size: 32 bit */
            ADC_CDR_32B_tag CDR37;         /* offset: 0x0194 size: 32 bit */
            ADC_CDR_32B_tag CDR38;         /* offset: 0x0198 size: 32 bit */
            ADC_CDR_32B_tag CDR39;         /* offset: 0x019C size: 32 bit */
            ADC_CDR_32B_tag CDR40;         /* offset: 0x01A0 size: 32 bit */
            ADC_CDR_32B_tag CDR41;         /* offset: 0x01A4 size: 32 bit */
            ADC_CDR_32B_tag CDR42;         /* offset: 0x01A8 size: 32 bit */
            ADC_CDR_32B_tag CDR43;         /* offset: 0x01AC size: 32 bit */
            ADC_CDR_32B_tag CDR44;         /* offset: 0x01B0 size: 32 bit */
            ADC_CDR_32B_tag CDR45;         /* offset: 0x01B4 size: 32 bit */
            ADC_CDR_32B_tag CDR46;         /* offset: 0x01B8 size: 32 bit */
            ADC_CDR_32B_tag CDR47;         /* offset: 0x01BC size: 32 bit */
            ADC_CDR_32B_tag CDR48;         /* offset: 0x01C0 size: 32 bit */
            ADC_CDR_32B_tag CDR49;         /* offset: 0x01C4 size: 32 bit */
            ADC_CDR_32B_tag CDR50;         /* offset: 0x01C8 size: 32 bit */
            ADC_CDR_32B_tag CDR51;         /* offset: 0x01CC size: 32 bit */
            ADC_CDR_32B_tag CDR52;         /* offset: 0x01D0 size: 32 bit */
            ADC_CDR_32B_tag CDR53;         /* offset: 0x01D4 size: 32 bit */
            ADC_CDR_32B_tag CDR54;         /* offset: 0x01D8 size: 32 bit */
            ADC_CDR_32B_tag CDR55;         /* offset: 0x01DC size: 32 bit */
            ADC_CDR_32B_tag CDR56;         /* offset: 0x01E0 size: 32 bit */
            ADC_CDR_32B_tag CDR57;         /* offset: 0x01E4 size: 32 bit */
            ADC_CDR_32B_tag CDR58;         /* offset: 0x01E8 size: 32 bit */
            ADC_CDR_32B_tag CDR59;         /* offset: 0x01EC size: 32 bit */
            ADC_CDR_32B_tag CDR60;         /* offset: 0x01F0 size: 32 bit */
            ADC_CDR_32B_tag CDR61;         /* offset: 0x01F4 size: 32 bit */
            ADC_CDR_32B_tag CDR62;         /* offset: 0x01F8 size: 32 bit */
            ADC_CDR_32B_tag CDR63;         /* offset: 0x01FC size: 32 bit */
            ADC_CDR_32B_tag CDR64;         /* offset: 0x0200 size: 32 bit */
            ADC_CDR_32B_tag CDR65;         /* offset: 0x0204 size: 32 bit */
            ADC_CDR_32B_tag CDR66;         /* offset: 0x0208 size: 32 bit */
            ADC_CDR_32B_tag CDR67;         /* offset: 0x020C size: 32 bit */
            ADC_CDR_32B_tag CDR68;         /* offset: 0x0210 size: 32 bit */
            ADC_CDR_32B_tag CDR69;         /* offset: 0x0214 size: 32 bit */
            ADC_CDR_32B_tag CDR70;         /* offset: 0x0218 size: 32 bit */
            ADC_CDR_32B_tag CDR71;         /* offset: 0x021C size: 32 bit */
            ADC_CDR_32B_tag CDR72;         /* offset: 0x0220 size: 32 bit */
            ADC_CDR_32B_tag CDR73;         /* offset: 0x0224 size: 32 bit */
            ADC_CDR_32B_tag CDR74;         /* offset: 0x0228 size: 32 bit */
            ADC_CDR_32B_tag CDR75;         /* offset: 0x022C size: 32 bit */
            ADC_CDR_32B_tag CDR76;         /* offset: 0x0230 size: 32 bit */
            ADC_CDR_32B_tag CDR77;         /* offset: 0x0234 size: 32 bit */
            ADC_CDR_32B_tag CDR78;         /* offset: 0x0238 size: 32 bit */
            ADC_CDR_32B_tag CDR79;         /* offset: 0x023C size: 32 bit */
            ADC_CDR_32B_tag CDR80;         /* offset: 0x0240 size: 32 bit */
            ADC_CDR_32B_tag CDR81;         /* offset: 0x0244 size: 32 bit */
            ADC_CDR_32B_tag CDR82;         /* offset: 0x0248 size: 32 bit */
            ADC_CDR_32B_tag CDR83;         /* offset: 0x024C size: 32 bit */
            ADC_CDR_32B_tag CDR84;         /* offset: 0x0250 size: 32 bit */
            ADC_CDR_32B_tag CDR85;         /* offset: 0x0254 size: 32 bit */
            ADC_CDR_32B_tag CDR86;         /* offset: 0x0258 size: 32 bit */
            ADC_CDR_32B_tag CDR87;         /* offset: 0x025C size: 32 bit */
            ADC_CDR_32B_tag CDR88;         /* offset: 0x0260 size: 32 bit */
            ADC_CDR_32B_tag CDR89;         /* offset: 0x0264 size: 32 bit */
            ADC_CDR_32B_tag CDR90;         /* offset: 0x0268 size: 32 bit */
            ADC_CDR_32B_tag CDR91;         /* offset: 0x026C size: 32 bit */
            ADC_CDR_32B_tag CDR92;         /* offset: 0x0270 size: 32 bit */
            ADC_CDR_32B_tag CDR93;         /* offset: 0x0274 size: 32 bit */
            ADC_CDR_32B_tag CDR94;         /* offset: 0x0278 size: 32 bit */
            ADC_CDR_32B_tag CDR95;         /* offset: 0x027C size: 32 bit */
         };

      };
                    /* Upper Threshold register 4 is not contiguous to 3 */
      ADC_THRHLR4_32B_tag THRHLR4;         /* offset: 0x0280 size: 32 bit */
                                           /* Upper Threshold register 5 */
      ADC_THRHLR5_32B_tag THRHLR5;         /* offset: 0x0284 size: 32 bit */
                                           /* Upper Threshold register 6 */
      ADC_THRHLR6_32B_tag THRHLR6;         /* offset: 0x0288 size: 32 bit */
                                           /* Upper Threshold register 7 */
      ADC_THRHLR7_32B_tag THRHLR7;         /* offset: 0x028C size: 32 bit */
                                           /* Upper Threshold register 8 */
      ADC_THRHLR8_32B_tag THRHLR8;         /* offset: 0x0290 size: 32 bit */
                                           /* Upper Threshold register 9 */
      ADC_THRHLR9_32B_tag THRHLR9;         /* offset: 0x0294 size: 32 bit */
                                          /* Upper Threshold register 10 */
      ADC_THRHLR10_32B_tag THRHLR10;       /* offset: 0x0298 size: 32 bit */
                                          /* Upper Threshold register 11 */
      ADC_THRHLR11_32B_tag THRHLR11;       /* offset: 0x029C size: 32 bit */
                                          /* Upper Threshold register 12 */
      ADC_THRHLR12_32B_tag THRHLR12;       /* offset: 0x02A0 size: 32 bit */
                                          /* Upper Threshold register 13 */
      ADC_THRHLR13_32B_tag THRHLR13;       /* offset: 0x02A4 size: 32 bit */
                                          /* Upper Threshold register 14 */
      ADC_THRHLR14_32B_tag THRHLR14;       /* offset: 0x02A8 size: 32 bit */
                                          /* Upper Threshold register 15 */
      ADC_THRHLR15_32B_tag THRHLR15;       /* offset: 0x02AC size: 32 bit */
      union {
                                     /* Channel Watchdog Select register */
         ADC_CWSELR_32B_tag CWSELR[12];    /* offset: 0x02B0  (0x0004 x 12) */

         struct {
                                     /* Channel Watchdog Select register */
            ADC_CWSELR_32B_tag CWSELR0;    /* offset: 0x02B0 size: 32 bit */
            ADC_CWSELR_32B_tag CWSELR1;    /* offset: 0x02B4 size: 32 bit */
            ADC_CWSELR_32B_tag CWSELR2;    /* offset: 0x02B8 size: 32 bit */
            ADC_CWSELR_32B_tag CWSELR3;    /* offset: 0x02BC size: 32 bit */
            ADC_CWSELR_32B_tag CWSELR4;    /* offset: 0x02C0 size: 32 bit */
            ADC_CWSELR_32B_tag CWSELR5;    /* offset: 0x02C4 size: 32 bit */
            ADC_CWSELR_32B_tag CWSELR6;    /* offset: 0x02C8 size: 32 bit */
            ADC_CWSELR_32B_tag CWSELR7;    /* offset: 0x02CC size: 32 bit */
            ADC_CWSELR_32B_tag CWSELR8;    /* offset: 0x02D0 size: 32 bit */
            ADC_CWSELR_32B_tag CWSELR9;    /* offset: 0x02D4 size: 32 bit */
            ADC_CWSELR_32B_tag CWSELR10;   /* offset: 0x02D8 size: 32 bit */
            ADC_CWSELR_32B_tag CWSELR11;   /* offset: 0x02DC size: 32 bit */
         };

      };
      union {
                                     /* Channel Watchdog Enable Register */
         ADC_CWENR_32B_tag CWENR[3];       /* offset: 0x02E0  (0x0004 x 3) */

         struct {
                                     /* Channel Watchdog Enable Register */
            ADC_CWENR_32B_tag CWENR0;      /* offset: 0x02E0 size: 32 bit */
            ADC_CWENR_32B_tag CWENR1;      /* offset: 0x02E4 size: 32 bit */
            ADC_CWENR_32B_tag CWENR2;      /* offset: 0x02E8 size: 32 bit */
         };

      };
      int8_t ADC_reserved_02EC_C[4];
      union {
                                /* Analog Watchdog Out of Range Register */
         ADC_AWORR_32B_tag AWORR[3];       /* offset: 0x02F0  (0x0004 x 3) */

         struct {
                                /* Analog Watchdog Out of Range Register */
            ADC_AWORR_32B_tag AWORR0;      /* offset: 0x02F0 size: 32 bit */
            ADC_AWORR_32B_tag AWORR1;      /* offset: 0x02F4 size: 32 bit */
            ADC_AWORR_32B_tag AWORR2;      /* offset: 0x02F8 size: 32 bit */
         };

      };
      int8_t ADC_reserved_02FC[68];
                                   /* SELF TEST CONFIGURATION REGISTER 1 */
      ADC_STCR1_32B_tag STCR1;             /* offset: 0x0340 size: 32 bit */
                                   /* SELF TEST CONFIGURATION REGISTER 2 */
      ADC_STCR2_32B_tag STCR2;             /* offset: 0x0344 size: 32 bit */
                                   /* SELF TEST CONFIGURATION REGISTER 3 */
      ADC_STCR3_32B_tag STCR3;             /* offset: 0x0348 size: 32 bit */
                                         /* SELF TEST BAUD RATE REGISTER */
      ADC_STBRR_32B_tag STBRR;             /* offset: 0x034C size: 32 bit */
                                          /* SELF TEST STATUS REGISTER 1 */
      ADC_STSR1_32B_tag STSR1;             /* offset: 0x0350 size: 32 bit */
                                          /* SELF TEST STATUS REGISTER 2 */
      ADC_STSR2_32B_tag STSR2;             /* offset: 0x0354 size: 32 bit */
                                          /* SELF TEST STATUS REGISTER 3 */
      ADC_STSR3_32B_tag STSR3;             /* offset: 0x0358 size: 32 bit */
                                          /* SELF TEST STATUS REGISTER 4 */
      ADC_STSR4_32B_tag STSR4;             /* offset: 0x035C size: 32 bit */
      int8_t ADC_reserved_0360[16];
                                            /* SELF TEST DATA REGISTER 1 */
      ADC_STDR1_32B_tag STDR1;             /* offset: 0x0370 size: 32 bit */
                                            /* SELF TEST DATA REGISTER 2 */
      ADC_STDR2_32B_tag STDR2;             /* offset: 0x0374 size: 32 bit */
      int8_t ADC_reserved_0378[8];
                                 /* SELF TEST ANALOG WATCHDOG REGISTER 0 */
      ADC_STAW0R_32B_tag STAW0R;           /* offset: 0x0380 size: 32 bit */
                                /* SELF TEST ANALOG WATCHDOG REGISTER 1A */
      ADC_STAW1AR_32B_tag STAW1AR;         /* offset: 0x0384 size: 32 bit */
                                /* SELF TEST ANALOG WATCHDOG REGISTER 1B */
      ADC_STAW1BR_32B_tag STAW1BR;         /* offset: 0x0388 size: 32 bit */
                                 /* SELF TEST ANALOG WATCHDOG REGISTER 2 */
      ADC_STAW2R_32B_tag STAW2R;           /* offset: 0x038C size: 32 bit */
                                 /* SELF TEST ANALOG WATCHDOG REGISTER 3 */
      ADC_STAW3R_32B_tag STAW3R;           /* offset: 0x0390 size: 32 bit */
                                 /* SELF TEST ANALOG WATCHDOG REGISTER 4 */
      ADC_STAW4R_32B_tag STAW4R;           /* offset: 0x0394 size: 32 bit */
                                 /* SELF TEST ANALOG WATCHDOG REGISTER 5 */
      ADC_STAW5R_32B_tag STAW5R;           /* offset: 0x0398 size: 32 bit */
   } ADC_tag;


#define ADC0  (*(volatile ADC_tag *) 0xFFE00000UL)
#define ADC1  (*(volatile ADC_tag *) 0xFFE04000UL)



/****************************************************************/
/*                                                              */
/* Module: CTU  */
/*                                                              */
/****************************************************************/

   typedef union {   /* Trigger Generator Subunit Input Selection register */
      uint32_t R;
      struct {
         uint32_t  I15_FE:1;          /* ext_signal Falling Edge */
         uint32_t  I15_RE:1;          /* ext_signal Rising  Edge */
         uint32_t  I14_FE:1;          /* eTimer2 Falling Edge Enable */
         uint32_t  I14_RE:1;          /* eTimer2 Rising  Edge Enable */
         uint32_t  I13_FE:1;          /* eTimer1 Falling Edge Enable */
         uint32_t  I13_RE:1;          /* eTimer1 Rising  Edge Enable */
         uint32_t  I12_FE:1;          /* RPWM ch3 Falling Edge Enable */
         uint32_t  I12_RE:1;          /* RPWM ch3 Rising  Edge Enable */
         uint32_t  I11_FE:1;          /* RPWM ch2 Falling Edge Enable */
         uint32_t  I11_RE:1;          /* RPWM ch2 Rising  Edge Enable */
         uint32_t  I10_FE:1;          /* RPWM ch1 Falling Edge Enable */
         uint32_t  I10_RE:1;          /* RPWM ch1 Rising  Edge Enable */
         uint32_t  I9_FE:1;           /* RPWM ch0 Falling Edge Enable */
         uint32_t  I9_RE:1;           /* RPWM ch0 Rising  Edge Enable */
         uint32_t  I8_FE:1;           /* PWM ch3 even trig Falling edge Enable */
         uint32_t  I8_RE:1;           /* PWM ch3 even trig Rising  edge Enable */
         uint32_t  I7_FE:1;           /* PWM ch2 even trig Falling edge Enable */
         uint32_t  I7_RE:1;           /* PWM ch2 even trig Rising  edge Enable */
         uint32_t  I6_FE:1;           /* PWM ch1 even trig Falling edge Enable */
         uint32_t  I6_RE:1;           /* PWM ch1 even trig Rising  edge Enable */
         uint32_t  I5_FE:1;           /* PWM ch0 even trig Falling edge Enable */
         uint32_t  I5_RE:1;           /* PWM ch0 even trig Rising edge Enable */
         uint32_t  I4_FE:1;           /* PWM ch3 odd trig Falling edge Enable */
         uint32_t  I4_RE:1;           /* PWM ch3 odd trig Rising  edge Enable */
         uint32_t  I3_FE:1;           /* PWM ch2 odd trig Falling edge Enable */
         uint32_t  I3_RE:1;           /* PWM ch2 odd trig Rising  edge Enable */
         uint32_t  I2_FE:1;           /* PWM ch1 odd trig Falling edge Enable */
         uint32_t  I2_RE:1;           /* PWM ch1 odd trig Rising  edge Enable */
         uint32_t  I1_FE:1;           /* PWM ch0 odd trig Falling edge Enable */
         uint32_t  I1_RE:1;           /* PWM ch0 odd trig Rising  edge Enable */
         uint32_t  I0_FE:1;           /* PWM Reload Falling Edge Enable */
         uint32_t  I0_RE:1;           /* PWM Reload Rising  Edge Enable */
      } B;
   } CTU_TGSISR_32B_tag;

   typedef union {   /* Trigger Generator Subunit Control Register */
      uint16_t R;
      struct {
         uint16_t:7;
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  ET_TM:1;           /* Toggle Mode Enable */
#else
         uint16_t  ETTM:1;              /* deprecated name - please avoid */
#endif
         uint16_t  PRES:2;            /* TGS Prescaler Selection */
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  MRS_SM:5;          /* MRS Selection in Sequential Mode */
#else
         uint16_t  MRSSM:5;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  TGS_M:1;           /* Trigger Generator Subunit Mode */
#else
         uint16_t  TGSM:1;              /* deprecated name - please avoid */
#endif
      } B;
   } CTU_TGSCR_16B_tag;

   typedef union {   /*  */
      uint16_t R;
   } CTU_TCR_16B_tag;

   typedef union {   /* TGS Counter Compare Register */
      uint16_t R;
#ifndef USE_FIELD_ALIASES_CTU
      struct {
         uint16_t  TGSCCV:16;         /* deprecated field -- do not use */
      } B;
#endif
   } CTU_TGSCCR_16B_tag;

   typedef union {   /* TGS Counter Reload Register */
      uint16_t R;
#ifndef USE_FIELD_ALIASES_CTU
      struct {
         uint16_t  TGSCRV:16;         /* deprecated field -- do not use */
      } B;
#endif
   } CTU_TGSCRR_16B_tag;

   typedef union {   /* Commands List Control Register 1 */
      uint32_t R;
      struct {
         uint32_t:3;
         uint32_t  T3INDEX:5;         /* Trigger 3 First Command address */
         uint32_t:3;
         uint32_t  T2INDEX:5;         /* Trigger 2 First Command address */
         uint32_t:3;
         uint32_t  T1INDEX:5;         /* Trigger 1 First Command address */
         uint32_t:3;
         uint32_t  T0INDEX:5;         /* Trigger 0 First Command address */
      } B;
   } CTU_CLCR1_32B_tag;

   typedef union {   /* Commands List Control Register 2 */
      uint32_t R;
      struct {
         uint32_t:3;
         uint32_t  T7INDEX:5;         /* Trigger 7 First Command address */
         uint32_t:3;
         uint32_t  T6INDEX:5;         /* Trigger 6 First Command address */
         uint32_t:3;
         uint32_t  T5INDEX:5;         /* Trigger 5 First Command address */
         uint32_t:3;
         uint32_t  T4INDEX:5;         /* Trigger 4 First Command address */
      } B;
   } CTU_CLCR2_32B_tag;

   typedef union {   /* Trigger Handler Control Register 1 */
      uint32_t R;
      struct {
         uint32_t:1;
         uint32_t  T3_E:1;            /* Trigger 3 enable */
         uint32_t  T3_ETE:1;          /* Trigger 3 Ext Trigger output enable */
         uint32_t  T3_T4E:1;          /* Trigger 3 Timer4 output enable */
         uint32_t  T3_T3E:1;          /* Trigger 3 Timer3 output enable */
         uint32_t  T3_T2E:1;          /* Trigger 3 Timer2 output enable */
         uint32_t  T3_T1E:1;          /* Trigger 3 Timer1 output enable */
         uint32_t  T3_ADCE:1;         /* Trigger 3 ADC Command output enable */
         uint32_t:1;
         uint32_t  T2_E:1;            /* Trigger 2 enable */
         uint32_t  T2_ETE:1;          /* Trigger 2 Ext Trigger output enable */
         uint32_t  T2_T4E:1;          /* Trigger 2 Timer4 output enable */
         uint32_t  T2_T3E:1;          /* Trigger 2 Timer3 output enable */
         uint32_t  T2_T2E:1;          /* Trigger 2 Timer2 output enable */
         uint32_t  T2_T1E:1;          /* Trigger 2 Timer1 output enable */
         uint32_t  T2_ADCE:1;         /* Trigger 2 ADC Command output enable */
         uint32_t:1;
         uint32_t  T1_E:1;            /* Trigger 1 enable */
         uint32_t  T1_ETE:1;          /* Trigger 1 Ext Trigger output enable */
         uint32_t  T1_T4E:1;          /* Trigger 1 Timer4 output enable */
         uint32_t  T1_T3E:1;          /* Trigger 1 Timer3 output enable */
         uint32_t  T1_T2E:1;          /* Trigger 1 Timer2 output enable */
         uint32_t  T1_T1E:1;          /* Trigger 1 Timer1 output enable */
         uint32_t  T1_ADCE:1;         /* Trigger 1 ADC Command output enable */
         uint32_t:1;
         uint32_t  T0_E:1;            /* Trigger 0 enable */
         uint32_t  T0_ETE:1;          /* Trigger 0 Ext Trigger output enable */
         uint32_t  T0_T4E:1;          /* Trigger 0 Timer4 output enable */
         uint32_t  T0_T3E:1;          /* Trigger 0 Timer3 output enable */
         uint32_t  T0_T2E:1;          /* Trigger 0 Timer2 output enable */
         uint32_t  T0_T1E:1;          /* Trigger 0 Timer1 output enable */
         uint32_t  T0_ADCE:1;         /* Trigger 0 ADC Command output enable */
      } B;
   } CTU_THCR1_32B_tag;

   typedef union {   /* Trigger Handler Control Register 2 */
      uint32_t R;
      struct {
         uint32_t:1;
         uint32_t  T7_E:1;            /* Trigger 7 enable */
         uint32_t  T7_ETE:1;          /* Trigger 7 Ext Trigger output enable */
         uint32_t  T7_T4E:1;          /* Trigger 7 Timer4 output enable */
         uint32_t  T7_T3E:1;          /* Trigger 7 Timer3 output enable */
         uint32_t  T7_T2E:1;          /* Trigger 7 Timer2 output enable */
         uint32_t  T7_T1E:1;          /* Trigger 7 Timer1 output enable */
         uint32_t  T7_ADCE:1;         /* Trigger 7 ADC Command output enable */
         uint32_t:1;
         uint32_t  T6_E:1;            /* Trigger 6 enable */
         uint32_t  T6_ETE:1;          /* Trigger 6 Ext Trigger output enable */
         uint32_t  T6_T4E:1;          /* Trigger 6 Timer4 output enable */
         uint32_t  T6_T3E:1;          /* Trigger 6 Timer3 output enable */
         uint32_t  T6_T2E:1;          /* Trigger 6 Timer2 output enable */
         uint32_t  T6_T1E:1;          /* Trigger 6 Timer1 output enable */
         uint32_t  T6_ADCE:1;         /* Trigger 6 ADC Command output enable */
         uint32_t:1;
         uint32_t  T5_E:1;            /* Trigger 5 enable */
         uint32_t  T5_ETE:1;          /* Trigger 5 Ext Trigger output enable */
         uint32_t  T5_T4E:1;          /* Trigger 5 Timer4 output enable */
         uint32_t  T5_T3E:1;          /* Trigger 5 Timer3 output enable */
         uint32_t  T5_T2E:1;          /* Trigger 5 Timer2 output enable */
         uint32_t  T5_T1E:1;          /* Trigger 5 Timer1 output enable */
         uint32_t  T5_ADCE:1;         /* Trigger 5 ADC Command output enable */
         uint32_t:1;
         uint32_t  T4_E:1;            /* Trigger 4 enable */
         uint32_t  T4_ETE:1;          /* Trigger 4 Ext Trigger output enable */
         uint32_t  T4_T4E:1;          /* Trigger 4 Timer4 output enable */
         uint32_t  T4_T3E:1;          /* Trigger 4 Timer3 output enable */
         uint32_t  T4_T2E:1;          /* Trigger 4 Timer2 output enable */
         uint32_t  T4_T1E:1;          /* Trigger 4 Timer1 output enable */
         uint32_t  T4_ADCE:1;         /* Trigger 4 ADC Command output enable */
      } B;
   } CTU_THCR2_32B_tag;


   /* Register layout for all registers CLR_DCM... */

   typedef union {   /* Command List Register. View: (CMS=BIT13=)ST1 = 1, (BIT9=)ST0 = DONT CARE */
      uint16_t R;
      struct {
         uint16_t  CIR:1;             /* Command Interrupt Request */
         uint16_t  LC:1;              /* Last Command */
         uint16_t  CMS:1;             /* Conversion Mode Selection */
         uint16_t  FIFO:3;            /* FIFO for ADC A/B */
         uint16_t:1;
         uint16_t  CHB:4;             /* ADC unit B channel number */
         uint16_t:1;
         uint16_t  CHA:4;             /* ADC unit A channel number */
      } B;
   } CTU_CLR_DCM_16B_tag;


   /* Register layout for all registers CLR_SCM... */

   typedef union {   /* Command List Register. View: (CMS=BIT13=)ST1 = 0, (BIT9=)ST0 = 0 */
      uint16_t R;
      struct {
         uint16_t  CIR:1;             /* Command Interrupt Request */
         uint16_t  LC:1;              /* Last Command */
         uint16_t  CMS:1;             /* Conversion Mode Selection */
         uint16_t  FIFO:3;            /* FIFO for ADC A/B */
         uint16_t:4;
         uint16_t  SU:1;              /* Selection ADC Unit */
         uint16_t:1;
         uint16_t  CH:4;              /* ADC unit channel number */
      } B;
   } CTU_CLR_SCM_16B_tag;


   /* Register layout for all registers CLR... */


   typedef union {   /* Control Register */
      uint16_t R;
      struct {
         uint16_t  EMPTY_CLR7:1;      /* Empty Clear 7 */
         uint16_t  EMPTY_CLR6:1;      /* Empty Clear 6 */
         uint16_t  EMPTY_CLR5:1;      /* Empty Clear 5 */
         uint16_t  EMPTY_CLR4:1;      /* Empty Clear 4 */
         uint16_t  EMPTY_CLR3:1;      /* Empty Clear 3 */
         uint16_t  EMPTY_CLR2:1;      /* Empty Clear 2 */
         uint16_t  EMPTY_CLR1:1;      /* Empty Clear 1 */
         uint16_t  EMPTY_CLR0:1;      /* Empty Clear 0 */
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  DMA_EN7:1;         /* Enable DMA interface for FIFO 7 */
#else
         uint16_t  DMAEN7:1;         /* Enable DMA interface for FIFO 7 */	
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  DMA_EN6:1;         /* Enable DMA interface for FIFO 6 */
#else
         uint16_t  DMAEN6:1;         /* Enable DMA interface for FIFO 6 */	
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  DMA_EN5:1;         /* Enable DMA interface for FIFO 5 */
#else
         uint16_t  DMAEN5:1;         /* Enable DMA interface for FIFO 5 */	
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  DMA_EN4:1;         /* Enable DMA interface for FIFO 4 */
#else
         uint16_t  DMAEN4:1;         /* Enable DMA interface for FIFO 4 */	
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  DMA_EN3:1;         /* Enable DMA interface for FIFO 3 */
#else
         uint16_t  DMAEN3:1;         /* Enable DMA interface for FIFO 3 */	
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  DMA_EN2:1;         /* Enable DMA interface for FIFO 2 */
#else
         uint16_t  DMAEN2:1;         /* Enable DMA interface for FIFO 2 */	
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  DMA_EN1:1;         /* Enable DMA interface for FIFO 1 */
#else
         uint16_t  DMAEN1:1;         /* Enable DMA interface for FIFO 1 */	
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  DMA_EN0:1;         /* Enable DMA interface for FIFO 0 */
#else
         uint16_t  DMAEN0:1;         /* Enable DMA interface for FIFO 0 */	
#endif
      } B;
   } CTU_CR_16B_tag;

   typedef union {   /* Control Register FIFO */
      uint32_t R;
      struct {
         uint32_t  FIFO_OVERRUN_EN7:1;   /* FIFO 7 OVERRUN  Enable Interrupt */
         uint32_t  FIFO_OVERFLOW_EN7:1;   /* FIFO 7 OVERFLOW Enable Interrupt */
         uint32_t  FIFO_EMPTY_EN7:1;   /* FIFO 7 EMPTY Enable Interrupt */
         uint32_t  FIFO_FULL_EN7:1;   /* FIFO 7 FULL Enable Interrupt */
         uint32_t  FIFO_OVERRUN_EN6:1;   /* FIFO 6 OVERRUN  Enable Interrupt */
         uint32_t  FIFO_OVERFLOW_EN6:1;   /* FIFO 6 OVERFLOW Enable Interrupt */
         uint32_t  FIFO_EMPTY_EN6:1;   /* FIFO 6 EMPTY Enable Interrupt */
         uint32_t  FIFO_FULL_EN6:1;   /* FIFO 6 FULL Enable Interrupt */
         uint32_t  FIFO_OVERRUN_EN5:1;   /* FIFO 5 OVERRUN  Enable Interrupt */
         uint32_t  FIFO_OVERFLOW_EN5:1;   /* FIFO 5 OVERFLOW Enable Interrupt */
         uint32_t  FIFO_EMPTY_EN5:1;   /* FIFO 5 EMPTY Enable Interrupt */
         uint32_t  FIFO_FULL_EN5:1;   /* FIFO 5 FULL Enable Interrupt */
         uint32_t  FIFO_OVERRUN_EN4:1;   /* FIFO 4 OVERRUN  Enable Interrupt */
         uint32_t  FIFO_OVERFLOW_EN4:1;   /* FIFO 4 OVERFLOW Enable Interrupt */
         uint32_t  FIFO_EMPTY_EN4:1;   /* FIFO 4 EMPTY Enable Interrupt */
         uint32_t  FIFO_FULL_EN4:1;   /* FIFO 4 FULL Enable Interrupt */
         uint32_t  FIFO_OVERRUN_EN3:1;   /* FIFO 3 OVERRUN  Enable Interrupt */
         uint32_t  FIFO_OVERFLOW_EN3:1;   /* FIFO 3 OVERFLOW Enable Interrupt */
         uint32_t  FIFO_EMPTY_EN3:1;   /* FIFO 3 EMPTY Enable Interrupt */
         uint32_t  FIFO_FULL_EN3:1;   /* FIFO 3 FULL Enable Interrupt */
         uint32_t  FIFO_OVERRUN_EN2:1;   /* FIFO 2 OVERRUN  Enable Interrupt */
         uint32_t  FIFO_OVERFLOW_EN2:1;   /* FIFO 2 OVERFLOW Enable Interrupt */
         uint32_t  FIFO_EMPTY_EN2:1;   /* FIFO 2 EMPTY Enable Interrupt */
         uint32_t  FIFO_FULL_EN2:1;   /* FIFO 2 FULL Enable Interrupt */
         uint32_t  FIFO_OVERRUN_EN1:1;   /* FIFO 1 OVERRUN  Enable Interrupt */
         uint32_t  FIFO_OVERFLOW_EN1:1;   /* FIFO 1 OVERFLOW Enable Interrupt */
         uint32_t  FIFO_EMPTY_EN1:1;   /* FIFO 1 EMPTY Enable Interrupt */
         uint32_t  FIFO_FULL_EN1:1;   /* FIFO 1 FULL Enable Interrupt */
         uint32_t  FIFO_OVERRUN_EN0:1;   /* FIFO 0 OVERRUN  Enable Interrupt */
         uint32_t  FIFO_OVERFLOW_EN0:1;   /* FIFO 0 OVERFLOW Enable Interrupt */
         uint32_t  FIFO_EMPTY_EN0:1;   /* FIFO 0 EMPTY Enable Interrupt */
         uint32_t  FIFO_FULL_EN0:1;   /* FIFO 0 FULL Enable Interrupt */
      } B;
   } CTU_FCR_32B_tag;

   typedef union {   /* Threshold 1 Register */
      uint32_t R;
      struct {
         uint32_t  THRESHOLD3:8;       /* Threshlod FIFO 3 */
         uint32_t  THRESHOLD2:8;       /* Threshlod FIFO 2 */
         uint32_t  THRESHOLD1:8;       /* Threshlod FIFO 1 */
         uint32_t  THRESHOLD0:8;       /* Threshlod FIFO 0 */
      } B;
   } CTU_TH1_32B_tag;

   typedef union {   /* Threshold 2 Register */
      uint32_t R;
      struct {
         uint32_t  THRESHOLD7:8;       /* Threshlod FIFO 7 */
         uint32_t  THRESHOLD6:8;       /* Threshlod FIFO 6 */
         uint32_t  THRESHOLD5:8;       /* Threshlod FIFO 5 */
         uint32_t  THRESHOLD4:8;       /* Threshlod FIFO 4 */
      } B;
   } CTU_TH2_32B_tag;

   typedef union {   /* Status Register */
      uint32_t R;
      struct {
         uint32_t  FIFO_OVERRUN7:1;   /* FIFO 7 OVERRUN  Flag */
         uint32_t  FIFO_OVERFLOW7:1;   /* FIFO 7 OVERFLOW Flag */
         uint32_t  FIFO_EMPTY7:1;     /* FIFO 7 EMPTY Flag */
         uint32_t  FIFO_FULL7:1;      /* FIFO 7 FULL Flag */
         uint32_t  FIFO_OVERRUN6:1;   /* FIFO 6 OVERRUN  Flag */
         uint32_t  FIFO_OVERFLOW6:1;   /* FIFO 6 OVERFLOW Flag */
         uint32_t  FIFO_EMPTY6:1;     /* FIFO 6 EMPTY Flag */
         uint32_t  FIFO_FULL6:1;      /* FIFO 6 FULL Flag */
         uint32_t  FIFO_OVERRUN5:1;   /* FIFO 5 OVERRUN  Flag */
         uint32_t  FIFO_OVERFLOW5:1;   /* FIFO 5 OVERFLOW Flag */
         uint32_t  FIFO_EMPTY5:1;     /* FIFO 5 EMPTY Flag */
         uint32_t  FIFO_FULL5:1;      /* FIFO 5 FULL Flag */
         uint32_t  FIFO_OVERRUN4:1;   /* FIFO 4 OVERRUN  Flag */
         uint32_t  FIFO_OVERFLOW4:1;   /* FIFO 4 OVERFLOW Flag */
         uint32_t  FIFO_EMPTY4:1;     /* FIFO 4 EMPTY Flag */
         uint32_t  FIFO_FULL4:1;      /* FIFO 4 FULL Flag */
         uint32_t  FIFO_OVERRUN3:1;   /* FIFO 3 OVERRUN  Flag */
         uint32_t  FIFO_OVERFLOW3:1;   /* FIFO 3 OVERFLOW Flag */
         uint32_t  FIFO_EMPTY3:1;     /* FIFO 3 EMPTY Flag */
         uint32_t  FIFO_FULL3:1;      /* FIFO 3 FULL Flag */
         uint32_t  FIFO_OVERRUN2:1;   /* FIFO 2 OVERRUN  Flag */
         uint32_t  FIFO_OVERFLOW2:1;   /* FIFO 2 OVERFLOW Flag */
         uint32_t  FIFO_EMPTY2:1;     /* FIFO 2 EMPTY Flag */
         uint32_t  FIFO_FULL2:1;      /* FIFO 2 FULL Flag */
         uint32_t  FIFO_OVERRUN1:1;   /* FIFO 1 OVERRUN  Flag */
         uint32_t  FIFO_OVERFLOW1:1;   /* FIFO 1 OVERFLOW Flag */
         uint32_t  FIFO_EMPTY1:1;     /* FIFO 1 EMPTY Flag */
         uint32_t  FIFO_FULL1:1;      /* FIFO 1 FULL Flag */
         uint32_t  FIFO_OVERRUN0:1;   /* FIFO 0 OVERRUN  Flag */
         uint32_t  FIFO_OVERFLOW0:1;   /* FIFO 0 OVERFLOW Flag */
         uint32_t  FIFO_EMPTY0:1;     /* FIFO 0 EMPTY Flag */
         uint32_t  FIFO_FULL0:1;      /* FIFO 0 FULL Flag */
      } B;
   } CTU_STS_32B_tag;


   /* Register layout for all registers FR... */

   typedef union {   /* FIFO Right Aligned register */
      uint32_t R;
      struct {
         uint32_t:11;
         uint32_t  ADC:1;             /* ADC Unit */
         uint32_t  N_CH:4;            /* Number Channel */
         uint32_t:4;
         uint32_t  DATA:12;           /* Data Fifo */
      } B;
   } CTU_FR_32B_tag;


   /* Register layout for all registers FL... */

   typedef union {   /* FIFO Left Aligned register */
      uint32_t R;
      struct {
         uint32_t:11;
         uint32_t  ADC:1;             /* ADC Unit */
         uint32_t  N_CH:4;            /* Number Channel */
         uint32_t:1;
         uint32_t  DATA:12;           /* Data Fifo */
         uint32_t:3;
      } B;
   } CTU_FL_32B_tag;

   typedef union {   /* CTU Error Flag Register */
      uint16_t R;
      struct {
         uint16_t:3;
         uint16_t  CS:1;              /* Counter Status */
         uint16_t  ET_OE:1;           /* ExtTrigger Generation Overrun */
         uint16_t  ERR_CMP:1;         /* Set if counter reaches TGSCCR register */
         uint16_t  T4_OE:1;           /* Timer4 Generation Overrun */
         uint16_t  T3_OE:1;           /* Timer3 Generation Overrun */
         uint16_t  T2_OE:1;           /* Timer2 Generation Overrun */
         uint16_t  T1_OE:1;           /* Timer1 Generation Overrun */
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  ADC_OE:1;          /* ADC Command Generation Overrun */
#else
         uint16_t  ADCOE:1;          /* ADC Command Generation Overrun */
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  TGS_OSM:1;         /* TGS Overrun */
#else
         uint16_t  TGSOSM:1;         /* TGS Overrun */
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  MRS_O:1;           /* MRS Overrun */
#else
         uint16_t  MRSO:1;         /* TGS Overrun */
#endif
         uint16_t  ICE:1;             /* Invalid Command Error */
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  SM_TO:1;           /* Trigger Overrun */
#else
         uint16_t  SMTO:1;        /* Trigger Overrun */
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  MRS_RE:1;          /* MRS Reload Error */
#else
         uint16_t  MRSRE:1;        /* MRS Reload Error */
#endif
      } B;
   } CTU_CTUEFR_16B_tag;

   typedef union {   /* CTU Interrupt Flag Register */
      uint16_t R;
      struct {
         uint16_t:4;
         uint16_t  S_E_B:1;           /* Slice time OK */
         uint16_t  S_E_A:1;           /* Slice time OK */
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  ADC_I:1;           /* ADC Command Interrupt Flag */
#else
         uint16_t  ADC:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T7_I:1;            /* Trigger 7  Interrupt Flag */
#else
         uint16_t  T7:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T6_I:1;            /* Trigger 6  Interrupt Flag */
#else
         uint16_t  T6:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T5_I:1;            /* Trigger 5  Interrupt Flag */
#else
         uint16_t  T5:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T4_I:1;            /* Trigger 4  Interrupt Flag */
#else
         uint16_t  T4:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T3_I:1;            /* Trigger 3  Interrupt Flag */
#else
         uint16_t  T3:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T2_I:1;            /* Trigger 2  Interrupt Flag */
#else
         uint16_t  T2:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T1_I:1;            /* Trigger 1  Interrupt Flag */
#else
         uint16_t  T1:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T0_I:1;            /* Trigger 0  Interrupt Flag */
#else
         uint16_t  T0:1;        
#endif  
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  MRS_I:1;           /* MRS Interrupt Flag */
#else
         uint16_t  MRS:1;        
#endif
      } B;
   } CTU_CTUIFR_16B_tag;

   typedef union {   /* CTU Interrupt/DMA Register */
      uint16_t R;
      struct {       
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T7_I:1;            /* Trigger 7  Interrupt Enable */
#else
         uint16_t  T7IE:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T6_I:1;            /* Trigger 6  Interrupt Enable */
#else
         uint16_t  T6IE:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T5_I:1;            /* Trigger 5  Interrupt Enable */
#else
         uint16_t  T5IE:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T4_I:1;            /* Trigger 4  Interrupt Enable */
#else
         uint16_t  T4IE:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T3_I:1;            /* Trigger 3  Interrupt Enable */
#else
         uint16_t  T3IE:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T2_I:1;            /* Trigger 2  Interrupt Enable */
#else
         uint16_t  T2IE:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T1_I:1;            /* Trigger 1  Interrupt Enable */
#else
         uint16_t  T1IE:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T0_I:1;            /* Trigger 0  Interrupt Enable */
#else
         uint16_t  T0IE:1;        
#endif
         uint16_t:2;
         uint16_t  SAF_CNT_B_EN:1;    /* Conversion time counter enabled */
         uint16_t  SAF_CNT_A_EN:1;    /* Conversion time counter enabled */
         uint16_t  DMA_DE:1;          /* DMA and gre bit */
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  MRS_DMAE:1;        /* DMA Transfer Enable */
#else
         uint16_t  MRSDMAE:1;        
#endif      
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  MRS_IE:1;          /* MRS Interrupt Enable */
#else
         uint16_t  MRSIE:1;        
#endif
         uint16_t  IEE:1;             /* Interrupt Error Enable */
      } B;
   } CTU_CTUIR_16B_tag;

   typedef union {   /* Control On-Time Register */
      uint16_t R;
      struct {
         uint16_t:8;
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  COTR_COTR:8;       /* Control On-Time Register and Guard Time */
#else
         uint16_t  COTR:8;        
#endif
      } B;
   } CTU_COTR_16B_tag;

   typedef union {   /* CTU Control Register */
      uint16_t R;
      struct {
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T7_SG:1;           /* Trigger 7 Software Generated */
#else
         uint16_t  T7SG:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T6_SG:1;           /* Trigger 6 Software Generated */
#else
         uint16_t  T6SG:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T5_SG:1;           /* Trigger 5 Software Generated */
#else
         uint16_t  T5SG:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T4_SG:1;           /* Trigger 4 Software Generated */
#else
         uint16_t  T4SG:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T3_SG:1;           /* Trigger 3 Software Generated */
#else
         uint16_t  T3SG:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T2_SG:1;           /* Trigger 2 Software Generated */
#else
         uint16_t  T2SG:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T1_SG:1;           /* Trigger 1 Software Generated */
#else
         uint16_t  T1SG:1;        
#endif
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  T0_SG:1;           /* Trigger 0 Software Generated */
#else
         uint16_t  T0SG:1;        
#endif       
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  CTU_ADC_RESET:1;   /* CTU ADC State Machine Reset */
#else
         uint16_t  CTUADCRESET:1;        
#endif 
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  CTU_ODIS:1;        /* CTU Output Disable */
#else
         uint16_t  CTUODIS:1;        
#endif         
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  FILTER_EN:1;       /* Synchronize Filter Register value */
#else
         uint16_t  FILTERENABLE:1;        
#endif
         uint16_t  CGRE:1;            /* Clear GRE */
         uint16_t  FGRE:1;            /* GRE Flag */
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  MRS_SG:1;          /* MRS Software Generated */
#else
         uint16_t  MRSSG:1;        
#endif     
         uint16_t  GRE:1;             /* General Reload Enable */
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  TGSISR_RE:1;       /* TGSISR Reload Enable */
#else
         uint16_t  TGSISRRE:1;        
#endif        
      } B;
   } CTU_CTUCR_16B_tag;

   typedef union {   /* CTU Digital Filter Register */
      uint16_t R;
      struct {
         uint16_t:8;
#ifndef USE_FIELD_ALIASES_CTU
         uint16_t  FILTER_VALUE:8;    /* Filter Value */
#else
         uint16_t  FILTERVALUE:8;       /* deprecated name - please avoid */
#endif
      } B;
   } CTU_FILTER_16B_tag;

   typedef union {   /* CTU Expected A Value Register */
      uint16_t R;
      struct {
         uint16_t  EXPECTED_A_VALUE:16;   /* Expected A Value */
      } B;
   } CTU_EXPECTED_A_16B_tag;

   typedef union {   /* CTU Expected B Value Register */
      uint16_t R;
      struct {
         uint16_t  EXPECTED_B_VALUE:16;   /* Expected B Value */
      } B;
   } CTU_EXPECTED_B_16B_tag;

   typedef union {   /* CTU Counter Range Register */
      uint16_t R;
      struct {
         uint16_t:8;
         uint16_t  CNT_RANGE_VALUE:8;   /* Counter Range Value */
      } B;
   } CTU_CNT_RANGE_16B_tag;


   /* Register layout for generated register(s) FRA... */

   typedef union {   /*  */
      uint32_t R;
   } CTU_FRA_32B_tag;


   /* Register layout for generated register(s) FLA... */

   typedef union {   /*  */
      uint32_t R;
   } CTU_FLA_32B_tag;



   typedef struct CTU_struct_tag { /* start of CTU_tag */
                   /* Trigger Generator Subunit Input Selection register */
      CTU_TGSISR_32B_tag TGSISR;           /* offset: 0x0000 size: 32 bit */
                           /* Trigger Generator Subunit Control Register */
      CTU_TGSCR_16B_tag TGSCR;             /* offset: 0x0004 size: 16 bit */
      union {
         CTU_TCR_16B_tag TCR[8];           /* offset: 0x0006  (0x0002 x 8) */

         struct {
            CTU_TCR_16B_tag T0CR;          /* offset: 0x0006 size: 16 bit */
            CTU_TCR_16B_tag T1CR;          /* offset: 0x0008 size: 16 bit */
            CTU_TCR_16B_tag T2CR;          /* offset: 0x000A size: 16 bit */
            CTU_TCR_16B_tag T3CR;          /* offset: 0x000C size: 16 bit */
            CTU_TCR_16B_tag T4CR;          /* offset: 0x000E size: 16 bit */
            CTU_TCR_16B_tag T5CR;          /* offset: 0x0010 size: 16 bit */
            CTU_TCR_16B_tag T6CR;          /* offset: 0x0012 size: 16 bit */
            CTU_TCR_16B_tag T7CR;          /* offset: 0x0014 size: 16 bit */
         };

      };
                                         /* TGS Counter Compare Register */
      CTU_TGSCCR_16B_tag TGSCCR;           /* offset: 0x0016 size: 16 bit */
                                          /* TGS Counter Reload Register */
      CTU_TGSCRR_16B_tag TGSCRR;           /* offset: 0x0018 size: 16 bit */
      int8_t CTU_reserved_001A[2];
                                     /* Commands List Control Register 1 */
      CTU_CLCR1_32B_tag CLCR1;             /* offset: 0x001C size: 32 bit */
                                     /* Commands List Control Register 2 */
      CTU_CLCR2_32B_tag CLCR2;             /* offset: 0x0020 size: 32 bit */
                                   /* Trigger Handler Control Register 1 */
      CTU_THCR1_32B_tag THCR1;             /* offset: 0x0024 size: 32 bit */
                                   /* Trigger Handler Control Register 2 */
      CTU_THCR2_32B_tag THCR2;             /* offset: 0x0028 size: 32 bit */
      union {
                             /* Command List Register. View: BIT13, BIT9 */
         CTU_CLR_SCM_16B_tag CLR[24];          /* offset: 0x002C  (0x0002 x 24) */ /* deprecated name - please avoid */

       /* Command List Register. View: (CMS=BIT13=)ST1 = 0, (BIT9=)ST0 = 0 */
         CTU_CLR_SCM_16B_tag CLR_SCM[24];  /* offset: 0x002C  (0x0002 x 24) */

       /* Command List Register. View: (CMS=BIT13=)ST1 = 1, (BIT9=)ST0 = DONT CARE */
         CTU_CLR_DCM_16B_tag CLR_DCM[24];  /* offset: 0x002C  (0x0002 x 24) */

         struct {
       /* Command List Register. View: (CMS=BIT13=)ST1 = 0, (BIT9=)ST0 = 0 */
            CTU_CLR_SCM_16B_tag CLR_SCM1;  /* offset: 0x002C size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM2;  /* offset: 0x002E size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM3;  /* offset: 0x0030 size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM4;  /* offset: 0x0032 size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM5;  /* offset: 0x0034 size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM6;  /* offset: 0x0036 size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM7;  /* offset: 0x0038 size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM8;  /* offset: 0x003A size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM9;  /* offset: 0x003C size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM10;  /* offset: 0x003E size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM11;  /* offset: 0x0040 size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM12;  /* offset: 0x0042 size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM13;  /* offset: 0x0044 size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM14;  /* offset: 0x0046 size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM15;  /* offset: 0x0048 size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM16;  /* offset: 0x004A size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM17;  /* offset: 0x004C size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM18;  /* offset: 0x004E size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM19;  /* offset: 0x0050 size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM20;  /* offset: 0x0052 size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM21;  /* offset: 0x0054 size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM22;  /* offset: 0x0056 size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM23;  /* offset: 0x0058 size: 16 bit */
            CTU_CLR_SCM_16B_tag CLR_SCM24;  /* offset: 0x005A size: 16 bit */
         };

         struct {
       /* Command List Register. View: (CMS=BIT13=)ST1 = 1, (BIT9=)ST0 = DONT CARE */
            CTU_CLR_DCM_16B_tag CLR_DCM1;  /* offset: 0x002C size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM2;  /* offset: 0x002E size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM3;  /* offset: 0x0030 size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM4;  /* offset: 0x0032 size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM5;  /* offset: 0x0034 size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM6;  /* offset: 0x0036 size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM7;  /* offset: 0x0038 size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM8;  /* offset: 0x003A size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM9;  /* offset: 0x003C size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM10;  /* offset: 0x003E size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM11;  /* offset: 0x0040 size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM12;  /* offset: 0x0042 size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM13;  /* offset: 0x0044 size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM14;  /* offset: 0x0046 size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM15;  /* offset: 0x0048 size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM16;  /* offset: 0x004A size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM17;  /* offset: 0x004C size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM18;  /* offset: 0x004E size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM19;  /* offset: 0x0050 size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM20;  /* offset: 0x0052 size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM21;  /* offset: 0x0054 size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM22;  /* offset: 0x0056 size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM23;  /* offset: 0x0058 size: 16 bit */
            CTU_CLR_DCM_16B_tag CLR_DCM24;  /* offset: 0x005A size: 16 bit */
         };

      };
      int8_t CTU_reserved_005C[16];
                                                     /* Control Register */
      CTU_CR_16B_tag CR;                   /* offset: 0x006C size: 16 bit */
      int8_t CTU_reserved_006E[2];
                                                /* Control Register FIFO */
      CTU_FCR_32B_tag FCR;                 /* offset: 0x0070 size: 32 bit */
                                                 /* Threshold 1 Register */
      CTU_TH1_32B_tag TH1;                 /* offset: 0x0074 size: 32 bit */
                                                 /* Threshold 2 Register */
      CTU_TH2_32B_tag TH2;                 /* offset: 0x0078 size: 32 bit */
      union {
                                                      /* Status Register */
         CTU_STS_32B_tag STS;              /* offset: 0x007C size: 32 bit */

         CTU_STS_32B_tag STATUS;           /* deprecated - please avoid */

      };
      union {
         CTU_FRA_32B_tag FRA[8];           /* offset: 0x0080  (0x0004 x 8) */

                                          /* FIFO Right Aligned register */
         CTU_FR_32B_tag FR[8];             /* offset: 0x0080  (0x0004 x 8) */

         struct {
                                          /* FIFO Right Aligned register */
            CTU_FR_32B_tag FR0;            /* offset: 0x0080 size: 32 bit */
            CTU_FR_32B_tag FR1;            /* offset: 0x0084 size: 32 bit */
            CTU_FR_32B_tag FR2;            /* offset: 0x0088 size: 32 bit */
            CTU_FR_32B_tag FR3;            /* offset: 0x008C size: 32 bit */
            CTU_FR_32B_tag FR4;            /* offset: 0x0090 size: 32 bit */
            CTU_FR_32B_tag FR5;            /* offset: 0x0094 size: 32 bit */
            CTU_FR_32B_tag FR6;            /* offset: 0x0098 size: 32 bit */
            CTU_FR_32B_tag FR7;            /* offset: 0x009C size: 32 bit */
         };

      };
      union {
         CTU_FLA_32B_tag FLA[8];           /* offset: 0x00A0  (0x0004 x 8) */

                                           /* FIFO Left Aligned register */
         CTU_FL_32B_tag FL[8];             /* offset: 0x00A0  (0x0004 x 8) */

         struct {
                                           /* FIFO Left Aligned register */
            CTU_FL_32B_tag FL0;            /* offset: 0x00A0 size: 32 bit */
            CTU_FL_32B_tag FL1;            /* offset: 0x00A4 size: 32 bit */
            CTU_FL_32B_tag FL2;            /* offset: 0x00A8 size: 32 bit */
            CTU_FL_32B_tag FL3;            /* offset: 0x00AC size: 32 bit */
            CTU_FL_32B_tag FL4;            /* offset: 0x00B0 size: 32 bit */
            CTU_FL_32B_tag FL5;            /* offset: 0x00B4 size: 32 bit */
            CTU_FL_32B_tag FL6;            /* offset: 0x00B8 size: 32 bit */
            CTU_FL_32B_tag FL7;            /* offset: 0x00BC size: 32 bit */
         };

      };
                                              /* CTU Error Flag Register */
      CTU_CTUEFR_16B_tag CTUEFR;           /* offset: 0x00C0 size: 16 bit */
                                          /* CTU Interrupt Flag Register */
      CTU_CTUIFR_16B_tag CTUIFR;           /* offset: 0x00C2 size: 16 bit */
                                           /* CTU Interrupt/DMA Register */
      CTU_CTUIR_16B_tag CTUIR;             /* offset: 0x00C4 size: 16 bit */
                                             /* Control On-Time Register */
      CTU_COTR_16B_tag COTR;               /* offset: 0x00C6 size: 16 bit */
      /* CTU Control Register */
      CTU_CTUCR_16B_tag CTUCR;             /* offset: 0x00C8 size: 16 bit */
      union {
                                          /* CTU Digital Filter Register */
         CTU_FILTER_16B_tag FILTER;        /* offset: 0x00CA size: 16 bit */

         CTU_FILTER_16B_tag CTUFILTER;     /* deprecated - please avoid */

      };
                                        /* CTU Expected A Value Register */
      CTU_EXPECTED_A_16B_tag EXPECTED_A;  /* offset: 0x00CC size: 16 bit */

                                        /* CTU Expected B Value Register */
      CTU_EXPECTED_B_16B_tag EXPECTED_B;   /* offset: 0x00CE size: 16 bit */
                                           /* CTU Counter Range Register */
      CTU_CNT_RANGE_16B_tag CNT_RANGE;     /* offset: 0x00D0 size: 16 bit */
   } CTU_tag;


#define CTU   (*(volatile CTU_tag *) 0xFFE0C000UL)



/****************************************************************/
/*                                                              */
/* Module: mcTIMER  */
/*                                                              */
/****************************************************************/


   /* Register layout for all registers COMP1... */

   typedef union {   /* Compare Register 1 */
      uint16_t R;
      struct {
      uint16_t COMP1:16;  /* deprecated definition -- do not use */
      } B;
   } mcTIMER_COMP1_16B_tag;


   /* Register layout for all registers COMP2... */

   typedef union {   /* Compare Register 2 */
      uint16_t R;
      struct {
      uint16_t COMP2:16;  /* deprecated definition -- do not use */
      } B;
   } mcTIMER_COMP2_16B_tag;


   /* Register layout for all registers CAPT1... */

   typedef union {   /* Capture Register 1 */
      uint16_t R;
      struct {
      uint16_t CAPT1:16;  /* deprecated definition -- do not use */
      } B;
   } mcTIMER_CAPT1_16B_tag;


   /* Register layout for all registers CAPT2... */

   typedef union {   /* Capture Register 2 */
      uint16_t R;
      struct {
      uint16_t CAPT2:16;  /* deprecated definition -- do not use */
      } B;
   } mcTIMER_CAPT2_16B_tag;


   /* Register layout for all registers LOAD... */

   typedef union {   /* Load Register */
      uint16_t R;
      struct {
       uint16_t LOAD:16;  /* deprecated definition -- do not use */
      } B;
   } mcTIMER_LOAD_16B_tag;


   /* Register layout for all registers HOLD... */

   typedef union {   /* Hold Register */
      uint16_t R;
      struct {
       uint16_t HOLD:16;  /* deprecated definition -- do not use */
      } B;
   } mcTIMER_HOLD_16B_tag;


   /* Register layout for all registers CNTR... */

   typedef union {   /* Counter Register */
      uint16_t R;
      struct {
       uint16_t CNTR:16;  /* deprecated definition -- do not use */
      } B;
   } mcTIMER_CNTR_16B_tag;


   /* Register layout for all registers CTRL1... */

   typedef union {   /* Control Register */
      uint16_t R;
      struct {
         uint16_t  CNTMODE:3;         /* Count Mode */
         uint16_t  PRISRC:5;          /* Primary Count Source */
         uint16_t  ONCE:1;            /* Count Once */
         uint16_t  LENGTH:1;          /* Count Length */
         uint16_t  DIR:1;             /* Count Direction */
         uint16_t  SECSRC:5;          /* Secondary Count Source */
      } B;
   } mcTIMER_CTRL1_16B_tag;


   /* Register layout for all registers CTRL2... */

   typedef union {   /* Control Register 2 */
      uint16_t R;
      struct {
         uint16_t  OEN:1;             /* Output Enable */
         uint16_t  RDNT:1;            /* Redundant Channel Enable */
         uint16_t  INPUT:1;           /* External Input Signal */
         uint16_t  VAL:1;             /* Forced OFLAG Value */
         uint16_t  FORCE:1;           /* Force the OFLAG output */
         uint16_t  COFRC:1;           /* Co-channel OFLAG Force */
         uint16_t  COINIT:2;          /* Co-channel Initialization */
         uint16_t  SIPS:1;            /* Secondary Source Input Polarity Select */
         uint16_t  PIPS:1;            /* Primary Source Input Polarity Select */
         uint16_t  OPS:1;             /* Output Polarity Select */
         uint16_t  MSTR:1;            /* Master Mode */
         uint16_t  OUTMODE:4;         /* Output Mode */
      } B;
   } mcTIMER_CTRL2_16B_tag;


   /* Register layout for all registers CTRL3... */

   typedef union {   /* Control Register 3 */
      uint16_t R;
      struct {
         uint16_t  STPEN:1;           /* Stop Action Enable */
         uint16_t  ROC:2;             /* Reload On Capture */
         uint16_t  FMODE:1;           /* Fault Safing Mode */
         uint16_t  FDIS:4;            /* Fault Disable Mask */
         uint16_t  C2FCNT:3;          /* CAPT2 FIFO Word Count */
         uint16_t  C1FCNT:3;          /* CAPT1 FIFO Word Count */
         uint16_t  DBGEN:2;           /* Debug Actions Enable */
      } B;
   } mcTIMER_CTRL3_16B_tag;


   /* Register layout for all registers STS... */

   typedef union {   /* Status Register */
      uint16_t R;
      struct {
         uint16_t:6;
         uint16_t  WDF:1;             /* Watchdog Time-out Flag */
         uint16_t  RCF:1;             /* Redundant Channel Flag */
         uint16_t  ICF2:1;            /* Input Capture 2 Flag */
         uint16_t  ICF1:1;            /* Input Capture 1 Flag */
         uint16_t  IEHF:1;            /* Input Edge High Flag */
         uint16_t  IELF:1;            /* Input Edge Low Flag */
         uint16_t  TOF:1;             /* Timer Overflow Flag */
         uint16_t  TCF2:1;            /* Timer Compare 2 Flag */
         uint16_t  TCF1:1;            /* Timer Compare 1 Flag */
         uint16_t  TCF:1;             /* Timer Compare Flag */
      } B;
   } mcTIMER_STS_16B_tag;


   /* Register layout for all registers INTDMA... */

   typedef union {   /* Interrupt and DMA Enable Register */
      uint16_t R;
      struct {
         uint16_t  ICF2DE:1;          /* Input Capture 2 Flag DMA Enable */
         uint16_t  ICF1DE:1;          /* Input Capture 1 Flag DMA Enable */
         uint16_t  CMPLD2DE:1;        /* Comparator Load Register 2 Flag DMA Enable */
         uint16_t  CMPLD1DE:1;        /* Comparator Load Register 1 Flag DMA Enable */
         uint16_t:2;
         uint16_t  WDFIE:1;           /* Watchdog Flag Interrupt Enable */
         uint16_t  RCFIE:1;           /* Redundant Channel Flag Interrupt Enable */
         uint16_t  ICF2IE:1;          /* Input Capture 2 Flag Interrupt Enable */
         uint16_t  ICF1IE:1;          /* Input Capture 1 Flag Interrupt Enable */
         uint16_t  IEHFIE:1;          /* Input Edge High Flag Interrupt Enable */
         uint16_t  IELFIE:1;          /* Input Edge Low Flag Interrupt Enable */
         uint16_t  TOFIE:1;           /* Timer Overflow Flag Interrupt Enable */
         uint16_t  TCF2IE:1;          /* Timer Compare 2 Flag Interrupt Enable */
         uint16_t  TCF1IE:1;          /* Timer Compare 1 Flag Interrupt Enable */
         uint16_t  TCFIE:1;           /* Timer Compare Flag Interrupt Enable */
      } B;
   } mcTIMER_INTDMA_16B_tag;


   /* Register layout for all registers CMPLD1... */

   typedef union {   /* Comparator Load Register 1 */
      uint16_t R;
      struct {
     uint16_t CMPLD1:16;  /* deprecated definition -- do not use */
      } B;
   } mcTIMER_CMPLD1_16B_tag;


   /* Register layout for all registers CMPLD2... */

   typedef union {   /* Comparator Load Register 2 */
      uint16_t R;
      struct {
     uint16_t CMPLD2:16;  /* deprecated definition -- do not use */
      } B;
   } mcTIMER_CMPLD2_16B_tag;


   /* Register layout for all registers CCCTRL... */

   typedef union {   /* Compare and Capture Control Register */
      uint16_t R;
      struct {
         uint16_t  CLC2:3;            /* Compare Load Control 2 */
         uint16_t  CLC1:3;            /* Compare Load Control 1 */
         uint16_t  CMPMODE:2;         /* Compare Mode */
         uint16_t  CPT2MODE:2;        /* Capture 2 Mode Control */
         uint16_t  CPT1MODE:2;        /* Capture 1 Mode Control */
         uint16_t  CFWM:2;            /* Capture FIFO Water Mark */
         uint16_t  ONESHOT:1;         /* One Shot Capture Mode */
         uint16_t  ARM:1;             /* Arm Capture */
      } B;
   } mcTIMER_CCCTRL_16B_tag;


   /* Register layout for all registers FILT... */

   typedef union {   /* Input Filter Register */
      uint16_t R;
      struct {
         uint16_t:5;
#ifndef USE_FIELD_ALIASES_mcTIMER
         uint16_t  FILT_CNT:3;        /* Input Filter Sample Count */
#else
         uint16_t  FILTCNT:3;           /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_mcTIMER
         uint16_t  FILT_PER:8;        /* Input Filter Sample Period */
#else
         uint16_t  FILTPER:8;           /* deprecated name - please avoid */
#endif
      } B;
   } mcTIMER_FILT_16B_tag;

   typedef union {   /* Watchdog Time-out Register */
      uint16_t R;
      struct {
      uint16_t WDTOL:16;  /* deprecated definition -- do not use */
      } B;
   } mcTIMER_WDTOL_16B_tag;

   typedef union {   /* Watchdog Time-out Register */
      uint16_t R;
      struct {
      uint16_t WDTOH:16;  /* deprecated definition -- do not use */
      } B;
   } mcTIMER_WDTOH_16B_tag;

   typedef union {   /* Fault Control Register */
      uint16_t R;
      struct {
         uint16_t:3;
         uint16_t  FTEST:1;           /* Fault Test */
         uint16_t  FIE:4;             /* Fault Interrupt Enable */
         uint16_t:4;
         uint16_t  FLVL:4;            /* Fault Active Logic Level */
      } B;
   } mcTIMER_FCTRL_16B_tag;

   typedef union {   /* Fault Status Register */
      uint16_t R;
      struct {
         uint16_t:4;
         uint16_t  FFPIN:4;           /* Filtered Fault Pin */
         uint16_t:4;
         uint16_t  FFLAG:4;           /* Fault Flag */
      } B;
   } mcTIMER_FSTS_16B_tag;

   typedef union {   /* Fault Filter Registers */
      uint16_t R;
      struct {
         uint16_t:5;
#ifndef USE_FIELD_ALIASES_mcTIMER
         uint16_t  FFPIN:3;           /* Fault Filter Sample Count */
#else
         uint16_t  FFILTCNT:3;          /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_mcTIMER
         uint16_t  FFILT_PER:8;       /* Fault Filter Sample Period */
#else
         uint16_t  FFILTPER:8;          /* deprecated name - please avoid */
#endif
      } B;
   } mcTIMER_FFILT_16B_tag;

   typedef union {   /* Channel Enable Registers */
      uint16_t R;
      struct {
         uint16_t:8;
         uint16_t  ENBL:8;            /* Timer Channel Enable */
      } B;
   } mcTIMER_ENBL_16B_tag;

   typedef union {   /* DMA Request 0 Select Registers */
      uint16_t R;
      struct {
         uint16_t:11;
         uint16_t  DREQ0V:5;          /* DMA Request Select */
      } B;
   } mcTIMER_DREQ0_16B_tag;

   typedef union {   /* DMA Request 1 Select Registers */
      uint16_t R;
      struct {
         uint16_t:11;
         uint16_t  DREQ1V:5;          /* DMA Request Select */
      } B;
   } mcTIMER_DREQ1_16B_tag;

   typedef union {   /* DMA Request 2 Select Registers */
      uint16_t R;
      struct {
         uint16_t:11;
         uint16_t  DREQ2V:5;          /* DMA Request Select */
      } B;
   } mcTIMER_DREQ2_16B_tag;

   typedef union {   /* DMA Request 3 Select Registers */
      uint16_t R;
      struct {
         uint16_t:11;
         uint16_t  DREQ3V:5;          /* DMA Request Select */
      } B;
   } mcTIMER_DREQ3_16B_tag;


   /* Register layout for generated register(s) DREQ... */

   typedef union {   /*  */
      uint16_t R;
   } mcTIMER_DREQ_16B_tag;


   typedef struct mcTIMER_CHANNEL_struct_tag {

                                                   /* Compare Register 1 */
      mcTIMER_COMP1_16B_tag COMP1;        /* relative offset: 0x0000 */
                                                   /* Compare Register 2 */
      mcTIMER_COMP2_16B_tag COMP2;        /* relative offset: 0x0002 */
                                                   /* Capture Register 1 */
      mcTIMER_CAPT1_16B_tag CAPT1;        /* relative offset: 0x0004 */
                                                   /* Capture Register 2 */
      mcTIMER_CAPT2_16B_tag CAPT2;        /* relative offset: 0x0006 */
                                                        /* Load Register */
      mcTIMER_LOAD_16B_tag LOAD;          /* relative offset: 0x0008 */
                                                        /* Hold Register */
      mcTIMER_HOLD_16B_tag HOLD;          /* relative offset: 0x000A */
                                                     /* Counter Register */
      mcTIMER_CNTR_16B_tag CNTR;          /* relative offset: 0x000C */
      union {
                                                     /* Control Register */
         mcTIMER_CTRL1_16B_tag CTRL1;     /* relative offset: 0x000E */
         mcTIMER_CTRL1_16B_tag CTRL;      /* deprecated - please avoid */
      };
                                                   /* Control Register 2 */
      mcTIMER_CTRL2_16B_tag CTRL2;        /* relative offset: 0x0010 */
                                                   /* Control Register 3 */
      mcTIMER_CTRL3_16B_tag CTRL3;        /* relative offset: 0x0012 */
                                                      /* Status Register */
      mcTIMER_STS_16B_tag STS;            /* relative offset: 0x0014 */
                                    /* Interrupt and DMA Enable Register */
      mcTIMER_INTDMA_16B_tag INTDMA;      /* relative offset: 0x0016 */
                                           /* Comparator Load Register 1 */
      mcTIMER_CMPLD1_16B_tag CMPLD1;      /* relative offset: 0x0018 */
                                           /* Comparator Load Register 2 */
      mcTIMER_CMPLD2_16B_tag CMPLD2;      /* relative offset: 0x001A */
                                 /* Compare and Capture Control Register */
      mcTIMER_CCCTRL_16B_tag CCCTRL;      /* relative offset: 0x001C */
                                                /* Input Filter Register */
      mcTIMER_FILT_16B_tag FILT;          /* relative offset: 0x001E */

   } mcTIMER_CHANNEL_tag;


   typedef struct mcTIMER_struct_tag { /* start of mcTIMER_tag */
      union {
                                                /*  Register set CHANNEL */
         mcTIMER_CHANNEL_tag CHANNEL[6];   /* offset: 0x0000  (0x0020 x 6) */

         struct {
                                                   /* Compare Register 1 */
            mcTIMER_COMP1_16B_tag COMP10;  /* offset: 0x0000 size: 16 bit */
                                                   /* Compare Register 2 */
            mcTIMER_COMP2_16B_tag COMP20;  /* offset: 0x0002 size: 16 bit */
                                                   /* Capture Register 1 */
            mcTIMER_CAPT1_16B_tag CAPT10;  /* offset: 0x0004 size: 16 bit */
                                                   /* Capture Register 2 */
            mcTIMER_CAPT2_16B_tag CAPT20;  /* offset: 0x0006 size: 16 bit */
                                                        /* Load Register */
            mcTIMER_LOAD_16B_tag LOAD0;    /* offset: 0x0008 size: 16 bit */
                                                        /* Hold Register */
            mcTIMER_HOLD_16B_tag HOLD0;    /* offset: 0x000A size: 16 bit */
                                                     /* Counter Register */
            mcTIMER_CNTR_16B_tag CNTR0;    /* offset: 0x000C size: 16 bit */
                                                     /* Control Register */
            mcTIMER_CTRL1_16B_tag CTRL10;  /* offset: 0x000E size: 16 bit */
                                                   /* Control Register 2 */
            mcTIMER_CTRL2_16B_tag CTRL20;  /* offset: 0x0010 size: 16 bit */
                                                   /* Control Register 3 */
            mcTIMER_CTRL3_16B_tag CTRL30;  /* offset: 0x0012 size: 16 bit */
                                                      /* Status Register */
            mcTIMER_STS_16B_tag STS0;      /* offset: 0x0014 size: 16 bit */
                                    /* Interrupt and DMA Enable Register */
            mcTIMER_INTDMA_16B_tag INTDMA0;  /* offset: 0x0016 size: 16 bit */
                                           /* Comparator Load Register 1 */
            mcTIMER_CMPLD1_16B_tag CMPLD10;  /* offset: 0x0018 size: 16 bit */
                                           /* Comparator Load Register 2 */
            mcTIMER_CMPLD2_16B_tag CMPLD20;  /* offset: 0x001A size: 16 bit */
                                 /* Compare and Capture Control Register */
            mcTIMER_CCCTRL_16B_tag CCCTRL0;  /* offset: 0x001C size: 16 bit */
                                                /* Input Filter Register */
            mcTIMER_FILT_16B_tag FILT0;    /* offset: 0x001E size: 16 bit */
                                                   /* Compare Register 1 */
            mcTIMER_COMP1_16B_tag COMP11;  /* offset: 0x0020 size: 16 bit */
                                                   /* Compare Register 2 */
            mcTIMER_COMP2_16B_tag COMP21;  /* offset: 0x0022 size: 16 bit */
                                                   /* Capture Register 1 */
            mcTIMER_CAPT1_16B_tag CAPT11;  /* offset: 0x0024 size: 16 bit */
                                                   /* Capture Register 2 */
            mcTIMER_CAPT2_16B_tag CAPT21;  /* offset: 0x0026 size: 16 bit */
                                                        /* Load Register */
            mcTIMER_LOAD_16B_tag LOAD1;    /* offset: 0x0028 size: 16 bit */
                                                        /* Hold Register */
            mcTIMER_HOLD_16B_tag HOLD1;    /* offset: 0x002A size: 16 bit */
                                                     /* Counter Register */
            mcTIMER_CNTR_16B_tag CNTR1;    /* offset: 0x002C size: 16 bit */
                                                     /* Control Register */
            mcTIMER_CTRL1_16B_tag CTRL11;  /* offset: 0x002E size: 16 bit */
                                                   /* Control Register 2 */
            mcTIMER_CTRL2_16B_tag CTRL21;  /* offset: 0x0030 size: 16 bit */
                                                   /* Control Register 3 */
            mcTIMER_CTRL3_16B_tag CTRL31;  /* offset: 0x0032 size: 16 bit */
                                                      /* Status Register */
            mcTIMER_STS_16B_tag STS1;      /* offset: 0x0034 size: 16 bit */
                                    /* Interrupt and DMA Enable Register */
            mcTIMER_INTDMA_16B_tag INTDMA1;  /* offset: 0x0036 size: 16 bit */
                                           /* Comparator Load Register 1 */
            mcTIMER_CMPLD1_16B_tag CMPLD11;  /* offset: 0x0038 size: 16 bit */
                                           /* Comparator Load Register 2 */
            mcTIMER_CMPLD2_16B_tag CMPLD21;  /* offset: 0x003A size: 16 bit */
                                 /* Compare and Capture Control Register */
            mcTIMER_CCCTRL_16B_tag CCCTRL1;  /* offset: 0x003C size: 16 bit */
                                                /* Input Filter Register */
            mcTIMER_FILT_16B_tag FILT1;    /* offset: 0x003E size: 16 bit */
                                                   /* Compare Register 1 */
            mcTIMER_COMP1_16B_tag COMP12;  /* offset: 0x0040 size: 16 bit */
                                                   /* Compare Register 2 */
            mcTIMER_COMP2_16B_tag COMP22;  /* offset: 0x0042 size: 16 bit */
                                                   /* Capture Register 1 */
            mcTIMER_CAPT1_16B_tag CAPT12;  /* offset: 0x0044 size: 16 bit */
                                                   /* Capture Register 2 */
            mcTIMER_CAPT2_16B_tag CAPT22;  /* offset: 0x0046 size: 16 bit */
                                                        /* Load Register */
            mcTIMER_LOAD_16B_tag LOAD2;    /* offset: 0x0048 size: 16 bit */
                                                        /* Hold Register */
            mcTIMER_HOLD_16B_tag HOLD2;    /* offset: 0x004A size: 16 bit */
                                                     /* Counter Register */
            mcTIMER_CNTR_16B_tag CNTR2;    /* offset: 0x004C size: 16 bit */
                                                     /* Control Register */
            mcTIMER_CTRL1_16B_tag CTRL12;  /* offset: 0x004E size: 16 bit */
                                                   /* Control Register 2 */
            mcTIMER_CTRL2_16B_tag CTRL22;  /* offset: 0x0050 size: 16 bit */
                                                   /* Control Register 3 */
            mcTIMER_CTRL3_16B_tag CTRL32;  /* offset: 0x0052 size: 16 bit */
                                                      /* Status Register */
            mcTIMER_STS_16B_tag STS2;      /* offset: 0x0054 size: 16 bit */
                                    /* Interrupt and DMA Enable Register */
            mcTIMER_INTDMA_16B_tag INTDMA2;  /* offset: 0x0056 size: 16 bit */
                                           /* Comparator Load Register 1 */
            mcTIMER_CMPLD1_16B_tag CMPLD12;  /* offset: 0x0058 size: 16 bit */
                                           /* Comparator Load Register 2 */
            mcTIMER_CMPLD2_16B_tag CMPLD22;  /* offset: 0x005A size: 16 bit */
                                 /* Compare and Capture Control Register */
            mcTIMER_CCCTRL_16B_tag CCCTRL2;  /* offset: 0x005C size: 16 bit */
                                                /* Input Filter Register */
            mcTIMER_FILT_16B_tag FILT2;    /* offset: 0x005E size: 16 bit */
                                                   /* Compare Register 1 */
            mcTIMER_COMP1_16B_tag COMP13;  /* offset: 0x0060 size: 16 bit */
                                                   /* Compare Register 2 */
            mcTIMER_COMP2_16B_tag COMP23;  /* offset: 0x0062 size: 16 bit */
                                                   /* Capture Register 1 */
            mcTIMER_CAPT1_16B_tag CAPT13;  /* offset: 0x0064 size: 16 bit */
                                                   /* Capture Register 2 */
            mcTIMER_CAPT2_16B_tag CAPT23;  /* offset: 0x0066 size: 16 bit */
                                                        /* Load Register */
            mcTIMER_LOAD_16B_tag LOAD3;    /* offset: 0x0068 size: 16 bit */
                                                        /* Hold Register */
            mcTIMER_HOLD_16B_tag HOLD3;    /* offset: 0x006A size: 16 bit */
                                                     /* Counter Register */
            mcTIMER_CNTR_16B_tag CNTR3;    /* offset: 0x006C size: 16 bit */
                                                     /* Control Register */
            mcTIMER_CTRL1_16B_tag CTRL13;  /* offset: 0x006E size: 16 bit */
                                                   /* Control Register 2 */
            mcTIMER_CTRL2_16B_tag CTRL23;  /* offset: 0x0070 size: 16 bit */
                                                   /* Control Register 3 */
            mcTIMER_CTRL3_16B_tag CTRL33;  /* offset: 0x0072 size: 16 bit */
                                                      /* Status Register */
            mcTIMER_STS_16B_tag STS3;      /* offset: 0x0074 size: 16 bit */
                                    /* Interrupt and DMA Enable Register */
            mcTIMER_INTDMA_16B_tag INTDMA3;  /* offset: 0x0076 size: 16 bit */
                                           /* Comparator Load Register 1 */
            mcTIMER_CMPLD1_16B_tag CMPLD13;  /* offset: 0x0078 size: 16 bit */
                                           /* Comparator Load Register 2 */
            mcTIMER_CMPLD2_16B_tag CMPLD23;  /* offset: 0x007A size: 16 bit */
                                 /* Compare and Capture Control Register */
            mcTIMER_CCCTRL_16B_tag CCCTRL3;  /* offset: 0x007C size: 16 bit */
                                                /* Input Filter Register */
            mcTIMER_FILT_16B_tag FILT3;    /* offset: 0x007E size: 16 bit */
                                                   /* Compare Register 1 */
            mcTIMER_COMP1_16B_tag COMP14;  /* offset: 0x0080 size: 16 bit */
                                                   /* Compare Register 2 */
            mcTIMER_COMP2_16B_tag COMP24;  /* offset: 0x0082 size: 16 bit */
                                                   /* Capture Register 1 */
            mcTIMER_CAPT1_16B_tag CAPT14;  /* offset: 0x0084 size: 16 bit */
                                                   /* Capture Register 2 */
            mcTIMER_CAPT2_16B_tag CAPT24;  /* offset: 0x0086 size: 16 bit */
                                                        /* Load Register */
            mcTIMER_LOAD_16B_tag LOAD4;    /* offset: 0x0088 size: 16 bit */
                                                        /* Hold Register */
            mcTIMER_HOLD_16B_tag HOLD4;    /* offset: 0x008A size: 16 bit */
                                                     /* Counter Register */
            mcTIMER_CNTR_16B_tag CNTR4;    /* offset: 0x008C size: 16 bit */
                                                     /* Control Register */
            mcTIMER_CTRL1_16B_tag CTRL14;  /* offset: 0x008E size: 16 bit */
                                                   /* Control Register 2 */
            mcTIMER_CTRL2_16B_tag CTRL24;  /* offset: 0x0090 size: 16 bit */
                                                   /* Control Register 3 */
            mcTIMER_CTRL3_16B_tag CTRL34;  /* offset: 0x0092 size: 16 bit */
                                                      /* Status Register */
            mcTIMER_STS_16B_tag STS4;      /* offset: 0x0094 size: 16 bit */
                                    /* Interrupt and DMA Enable Register */
            mcTIMER_INTDMA_16B_tag INTDMA4;  /* offset: 0x0096 size: 16 bit */
                                           /* Comparator Load Register 1 */
            mcTIMER_CMPLD1_16B_tag CMPLD14;  /* offset: 0x0098 size: 16 bit */
                                           /* Comparator Load Register 2 */
            mcTIMER_CMPLD2_16B_tag CMPLD24;  /* offset: 0x009A size: 16 bit */
                                 /* Compare and Capture Control Register */
            mcTIMER_CCCTRL_16B_tag CCCTRL4;  /* offset: 0x009C size: 16 bit */
                                                /* Input Filter Register */
            mcTIMER_FILT_16B_tag FILT4;    /* offset: 0x009E size: 16 bit */
                                                   /* Compare Register 1 */
            mcTIMER_COMP1_16B_tag COMP15;  /* offset: 0x00A0 size: 16 bit */
                                                   /* Compare Register 2 */
            mcTIMER_COMP2_16B_tag COMP25;  /* offset: 0x00A2 size: 16 bit */
                                                   /* Capture Register 1 */
            mcTIMER_CAPT1_16B_tag CAPT15;  /* offset: 0x00A4 size: 16 bit */
                                                   /* Capture Register 2 */
            mcTIMER_CAPT2_16B_tag CAPT25;  /* offset: 0x00A6 size: 16 bit */
                                                        /* Load Register */
            mcTIMER_LOAD_16B_tag LOAD5;    /* offset: 0x00A8 size: 16 bit */
                                                        /* Hold Register */
            mcTIMER_HOLD_16B_tag HOLD5;    /* offset: 0x00AA size: 16 bit */
                                                     /* Counter Register */
            mcTIMER_CNTR_16B_tag CNTR5;    /* offset: 0x00AC size: 16 bit */
                                                     /* Control Register */
            mcTIMER_CTRL1_16B_tag CTRL15;  /* offset: 0x00AE size: 16 bit */
                                                   /* Control Register 2 */
            mcTIMER_CTRL2_16B_tag CTRL25;  /* offset: 0x00B0 size: 16 bit */
                                                   /* Control Register 3 */
            mcTIMER_CTRL3_16B_tag CTRL35;  /* offset: 0x00B2 size: 16 bit */
                                                      /* Status Register */
            mcTIMER_STS_16B_tag STS5;      /* offset: 0x00B4 size: 16 bit */
                                    /* Interrupt and DMA Enable Register */
            mcTIMER_INTDMA_16B_tag INTDMA5;  /* offset: 0x00B6 size: 16 bit */
                                           /* Comparator Load Register 1 */
            mcTIMER_CMPLD1_16B_tag CMPLD15;  /* offset: 0x00B8 size: 16 bit */
                                           /* Comparator Load Register 2 */
            mcTIMER_CMPLD2_16B_tag CMPLD25;  /* offset: 0x00BA size: 16 bit */
                                 /* Compare and Capture Control Register */
            mcTIMER_CCCTRL_16B_tag CCCTRL5;  /* offset: 0x00BC size: 16 bit */
                                                /* Input Filter Register */
            mcTIMER_FILT_16B_tag FILT5;    /* offset: 0x00BE size: 16 bit */
         };

      };
      int8_t mcTIMER_reserved_00C0[64];
                                           /* Watchdog Time-out Register */
      mcTIMER_WDTOL_16B_tag WDTOL;         /* offset: 0x0100 size: 16 bit */
                                           /* Watchdog Time-out Register */
      mcTIMER_WDTOH_16B_tag WDTOH;         /* offset: 0x0102 size: 16 bit */
                                               /* Fault Control Register */
      mcTIMER_FCTRL_16B_tag FCTRL;         /* offset: 0x0104 size: 16 bit */
                                                /* Fault Status Register */
      mcTIMER_FSTS_16B_tag FSTS;           /* offset: 0x0106 size: 16 bit */
                                               /* Fault Filter Registers */
      mcTIMER_FFILT_16B_tag FFILT;         /* offset: 0x0108 size: 16 bit */
      int8_t mcTIMER_reserved_010A[2];
                                             /* Channel Enable Registers */
      mcTIMER_ENBL_16B_tag ENBL;           /* offset: 0x010C size: 16 bit */
      int8_t mcTIMER_reserved_010E_C[2];
      union {
         mcTIMER_DREQ_16B_tag DREQ[4];     /* offset: 0x0110  (0x0002 x 4) */

         struct {
                                       /* DMA Request 0 Select Registers */
            mcTIMER_DREQ0_16B_tag DREQ0;   /* offset: 0x0110 size: 16 bit */
                                       /* DMA Request 1 Select Registers */
            mcTIMER_DREQ1_16B_tag DREQ1;   /* offset: 0x0112 size: 16 bit */
                                       /* DMA Request 2 Select Registers */
            mcTIMER_DREQ2_16B_tag DREQ2;   /* offset: 0x0114 size: 16 bit */
                                       /* DMA Request 3 Select Registers */
            mcTIMER_DREQ3_16B_tag DREQ3;   /* offset: 0x0116 size: 16 bit */
         };

      };
   } mcTIMER_tag;


#define mcTIMER0 (*(volatile mcTIMER_tag *) 0xFFE18000UL)
#define mcTIMER1 (*(volatile mcTIMER_tag *) 0xFFE1C000UL)
#define mcTIMER2 (*(volatile mcTIMER_tag *) 0xFFE20000UL)



/****************************************************************/
/*                                                              */
/* Module: mcPWM  */
/*                                                              */
/****************************************************************/


   /* Register layout for all registers CNT... */

   typedef union {   /* Counter Register */
      uint16_t R;
   } mcPWM_CNT_16B_tag;


   /* Register layout for all registers INIT... */

   typedef union {   /* Initial Counter Register */
      uint16_t R;
   } mcPWM_INIT_16B_tag;


   /* Register layout for all registers CTRL2... */

   typedef union {   /* Control 2 Register */
      uint16_t R;
      struct {
         uint16_t  DBGEN:1;           /* Debug Enable */
         uint16_t  WAITEN:1;          /* Wait Enable */
         uint16_t  INDEP:1;           /* Independent or Complementary Pair Operation */
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  PWM23_INIT:1;      /* PWM23 Initial Value */
#else
         uint16_t  PWMA_INIT:1;         /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  PWM45_INIT:1;      /* PWM23 Initial Value */
#else
         uint16_t  PWMB_INIT:1;         /* deprecated name - please avoid */
#endif
         uint16_t  PWMX_INIT:1;       /* PWMX Initial Value */
         uint16_t  INIT_SEL:2;        /* Initialization Control Select */
         uint16_t  FRCEN:1;           /* Force Initialization enable */
         uint16_t  FORCE:1;           /* Force Initialization */
         uint16_t  FORCE_SEL:3;       /* Force Source Select */
         uint16_t  RELOAD_SEL:1;      /* Reload Source Select */
         uint16_t  CLK_SEL:2;         /* Clock Source Select */
      } B;
   } mcPWM_CTRL2_16B_tag;


   /* Register layout for all registers CTRL1... */

   typedef union {   /* Control Register */
      uint16_t R;
      struct {
         uint16_t  LDFQ:4;            /* Load Frequency */
         uint16_t  HALF:1;            /* Half Cycle Reload */
         uint16_t  FULL:1;            /* Full Cycle Reload */
         uint16_t  DT:2;              /* Deadtime */
         uint16_t:1;
         uint16_t  PRSC:3;            /* Prescaler */
         uint16_t:1;
         uint16_t  LDMOD:1;           /* Load Mode Select */
         uint16_t:1;
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  DBL_EN:1;          /* Double Switching Enable */
#else
         uint16_t  DBLEN:1;             /* deprecated name - please avoid */
#endif
      } B;
   } mcPWM_CTRL1_16B_tag;


   /* Register layout for all registers VAL_0... */

   typedef union {   /* Value Register 0 */
      uint16_t R;
   } mcPWM_VAL_0_16B_tag;


   /* Register layout for all registers VAL_1... */

   typedef union {   /* Value Register 1 */
      uint16_t R;
   } mcPWM_VAL_1_16B_tag;


   /* Register layout for all registers VAL_2... */

   typedef union {   /* Value Register 2 */
      uint16_t R;
   } mcPWM_VAL_2_16B_tag;


   /* Register layout for all registers VAL_3... */

   typedef union {   /* Value Register 3 */
      uint16_t R;
   } mcPWM_VAL_3_16B_tag;


   /* Register layout for all registers VAL_4... */

   typedef union {   /* Value Register 4 */
      uint16_t R;
   } mcPWM_VAL_4_16B_tag;


   /* Register layout for all registers VAL_5... */

   typedef union {   /* Value Register 5 */
      uint16_t R;
   } mcPWM_VAL_5_16B_tag;

   /* Register layout for all registers OCTRL... */

   typedef union {   /* Output Control Register */
      uint16_t R;
      struct {
         uint16_t  PWMA_IN:1;         /* PWMA Input */
         uint16_t  PWMB_IN:1;         /* PWMB Input */
         uint16_t  PWMX_IN:1;         /* PWMX Input */
         uint16_t:2;
         uint16_t  POLA:1;            /* PWMA Output Polarity */
         uint16_t  POLB:1;            /* PWMB Output Polarity */
         uint16_t  POLX:1;            /* PWMX Output Polarity */
         uint16_t:2;
         uint16_t  PWMAFS:2;          /* PWMA Fault State */
         uint16_t  PWMBFS:2;          /* PWMB Fault State */
         uint16_t  PWMXFS:2;          /* PWMX Fault State */
      } B;
   } mcPWM_OCTRL_16B_tag;


   /* Register layout for all registers STS... */

   typedef union {   /* Status Register */
      uint16_t R;
      struct {
         uint16_t:1;
         uint16_t  RUF:1;             /* Registers Updated Flag */
         uint16_t  REF:1;             /* Reload Error Flag */
         uint16_t  RF:1;              /* Reload Flag */
         uint16_t  CFA1:1;            /* Capture Flag A1 */
         uint16_t  CFA0:1;            /* Capture Flag A0 */
         uint16_t  CFB1:1;            /* Capture Flag B1 */
         uint16_t  CFB0:1;            /* Capture Flag B0 */
         uint16_t  CFX1:1;            /* Capture Flag X1 */
         uint16_t  CFX0:1;            /* Capture Flag X0 */
         uint16_t  CMPF:6;            /* Compare Flags */
      } B;
   } mcPWM_STS_16B_tag;


   /* Register layout for all registers INTEN... */

   typedef union {   /* Interrupt Enable Registers */
      uint16_t R;
      struct {
         uint16_t:2;
         uint16_t  REIE:1;            /* Reload Error Interrupt Enable */
         uint16_t  RIE:1;             /* Reload Interrupt Enable */
         uint16_t  CA1IE:1;           /* Capture A1 Interrupt Enable */
         uint16_t  CA0IE:1;           /* Capture A0 Interrupt Enable */
         uint16_t  CB1IE:1;           /* Capture B1 Interrupt Enable */
         uint16_t  CB0IE:1;           /* Capture B0 Interrupt Enable */
         uint16_t  CX1IE:1;           /* Capture X1 Interrupt Enable */
         uint16_t  CX0IE:1;           /* Capture X0 Interrupt Enable */
         uint16_t  CMPIE:6;           /* Compare Interrupt Enables */
      } B;
   } mcPWM_INTEN_16B_tag;


   /* Register layout for all registers DMAEN... */

   typedef union {   /* DMA Enable Registers */
      uint16_t R;
      struct {
         uint16_t:6;
         uint16_t  VALDE:1;           /* Value Register DMA Enable */
         uint16_t  FAND:1;            /* FIFO Watermark AND Control */
         uint16_t  CAPTDE:2;          /* Capture DMA Enable Source Select */
         uint16_t  CA1DE:1;           /* Capture A1 FIFO DMA Enable */
         uint16_t  CA0DE:1;           /* Capture A0 FIFO DMA Enable */
         uint16_t  CB1DE:1;           /* Capture B1 FIFO DMA Enable */
         uint16_t  CB0DE:1;           /* Capture B0 FIFO DMA Enable */
         uint16_t  CX1DE:1;           /* Capture X1 FIFO DMA Enable */
         uint16_t  CX0DE:1;           /* Capture X0 FIFO DMA Enable */
      } B;
   } mcPWM_DMAEN_16B_tag;


   /* Register layout for all registers TCTRL... */

   typedef union {   /* Output Trigger Control  Registers */
      uint16_t R;
      struct {
         uint16_t:10;
         uint16_t  OUT_TRIG_EN:6;     /* Output Trigger Enables */
      } B;
   } mcPWM_TCTRL_16B_tag;


   /* Register layout for all registers DISMAP... */

   typedef union {   /* Fault Disable Mapping   Registers */
      uint16_t R;
      struct {
         uint16_t:4;
         uint16_t  DISX:4;            /* PWMX Fault Disable Mask */
         uint16_t  DISB:4;            /* PWMB Fault Disable Mask */
         uint16_t  DISA:4;            /* PWMA Fault Disable Mask */
      } B;
   } mcPWM_DISMAP_16B_tag;


   /* Register layout for all registers DTCNT0... */

   typedef union {   /* Deadtime Count Register 0 */
      uint16_t R;
      struct {
         uint16_t:5;
         uint16_t  DTCNT0:11;         /* Deadtime Count Register 0 */
      } B;
   } mcPWM_DTCNT0_16B_tag;


   /* Register layout for all registers DTCNT1... */

   typedef union {   /* Deadtime Count Register 1 */
      uint16_t R;
      struct {
         uint16_t:5;
         uint16_t  DTCNT1:11;         /* Deadtime Count Register 1 */
      } B;
   } mcPWM_DTCNT1_16B_tag;

   /* Register layout for all registers CAPTCTRLX... */

   typedef union {   /* Capture Control X Register */
      uint16_t R;
      struct {
         uint16_t  CX1CNT:3;          /* Capture X1 FIFO Word Count */
         uint16_t  CX0CNT:3;          /* Capture X0 FIFO Word Count */
         uint16_t  CFXWM:2;           /* Capture X FIFOs Water Mark */
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  EDGCNTXEN:1;       /* Edge Counter X Enable */
#else
         uint16_t  EDGCNTX_EN:1;        /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  INPSELX:1;         /* Input Select X */
#else
         uint16_t  INP_SELX:1;          /* deprecated name - please avoid */
#endif
         uint16_t  EDGX1:2;           /* Edge X 1 */
         uint16_t  EDGX0:2;           /* Edge X 0 */
         uint16_t  ONESHOTX:1;        /* One Shot Mode X */
         uint16_t  ARMX:1;            /* Arm X */
      } B;
   } mcPWM_CAPTCTRLX_16B_tag;


   /* Register layout for all registers CAPTCMPX... */

   typedef union {   /* Capture Compare X Register */
      uint16_t R;
      struct {
         uint16_t  EDGCNTX:8;         /* Edge Counter X */
         uint16_t  EDGCMPX:8;         /* Edge Compare X */
      } B;
   } mcPWM_CAPTCMPX_16B_tag;


   /* Register layout for all registers CVAL0... */

   typedef union {   /* Capture Value 0 Register */
      uint16_t R;
      struct {
         uint16_t  CAPTVAL0:16;       /* Captured value from submodule counter */
      } B;
   } mcPWM_CVAL0_16B_tag;


   /* Register layout for all registers CVAL0CYC... */

   typedef union {   /* Capture Value 0 Cycle Register */
      uint16_t R;
      struct {
         uint16_t:12;
         uint16_t  CVAL0CYC:4;        /* Capture Value 0 Cycle */
      } B;
   } mcPWM_CVAL0CYC_16B_tag;


   /* Register layout for all registers CVAL1... */

   typedef union {   /* Capture Value 1 Register */
      uint16_t R;
      struct {
         uint16_t  CAPTVAL1:16;       /* Captured value from submodule counter */
      } B;
   } mcPWM_CVAL1_16B_tag;


   /* Register layout for all registers CVAL1CYC... */

   typedef union {   /* Capture Value 1 Cycle Register */
      uint16_t R;
      struct {
         uint16_t:12;
         uint16_t  CVAL1CYC:4;        /* Capture Value 1 Cycle */
      } B;
   } mcPWM_CVAL1CYC_16B_tag;


   /* Register layout for all registers CVAL3... */

   typedef union {   /* Capture Value 3 Register */
      uint16_t R;
      struct {
         uint16_t  CAPTVAL3:16;       /* Captured value from submodule counter */
      } B;
   } mcPWM_CVAL3_16B_tag;


   /* Register layout for all registers CVAL3CYC... */

   typedef union {   /* Capture Value 3 Cycle Register */
      uint16_t R;
      struct {
         uint16_t:12;
         uint16_t  CVAL3CYC:4;        /* Capture Value 3 Cycle */
      } B;
   } mcPWM_CVAL3CYC_16B_tag;


   /* Register layout for all registers CVAL4... */

   typedef union {   /* Capture Value 4 Register */
      uint16_t R;
      struct {
         uint16_t  CAPTVAL4:16;       /* Captured value from submodule counter */
      } B;
   } mcPWM_CVAL4_16B_tag;


   /* Register layout for all registers CVAL4CYC... */

   typedef union {   /* Capture Value 4 Cycle Register */
      uint16_t R;
      struct {
         uint16_t:12;
         uint16_t  CVAL4CYC:4;        /* Capture Value 4 Cycle */
      } B;
   } mcPWM_CVAL4CYC_16B_tag;


   /* Register layout for all registers CVAL5... */

   typedef union {   /* Capture Value 5 Register */
      uint16_t R;
      struct {
         uint16_t  CAPTVAL5:16;       /* Captured value from submodule counter */
      } B;
   } mcPWM_CVAL5_16B_tag;


   /* Register layout for all registers CVAL5CYC... */

   typedef union {   /* Capture Value 5 Cycle Register */
      uint16_t R;
      struct {
         uint16_t:12;
         uint16_t  CVAL5CYC:4;        /* Capture Value 5 Cycle */
      } B;
   } mcPWM_CVAL5CYC_16B_tag;

   typedef union {   /* Output Enable Register */
      uint16_t R;
      struct {
         uint16_t:4;
         uint16_t  PWMA_EN:4;         /* PWMA Output Enables */
         uint16_t  PWMB_EN:4;         /* PWMB Output Enables */
         uint16_t  PWMX_EN:4;         /* PWMX Output Enables */
      } B;
   } mcPWM_OUTEN_16B_tag;

   typedef union {   /* Mask Register */
      uint16_t R;
      struct {
         uint16_t:4;
         uint16_t  MASKA:4;           /* PWMA Masks */
         uint16_t  MASKB:4;           /* PWMB Masks */
         uint16_t  MASKX:4;           /* PWMX Masks */
      } B;
   } mcPWM_MASK_16B_tag;

   typedef union {   /* Software Controlled Output Register */
      uint16_t R;
      struct {
         uint16_t:8;
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  OUT23_3:1;         /* Software Controlled Output 23_3 */
#else
         uint16_t  OUTA_3:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  OUT45_3:1;         /* Software Controlled Output 45_3 */
#else
         uint16_t  OUTB_3:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  OUT23_2:1;         /* Software Controlled Output 23_2 */
#else
         uint16_t  OUTA_2:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  OUT45_2:1;         /* Software Controlled Output 45_2 */
#else
         uint16_t  OUTB_2:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  OUT23_1:1;         /* Software Controlled Output 23_1 */
#else
         uint16_t  OUTA_1:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  OUT45_1:1;         /* Software Controlled Output 45_1 */
#else
         uint16_t  OUTB_1:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  OUT23_0:1;         /* Software Controlled Output 23_0 */
#else
         uint16_t  OUTA_0:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  OUT45_0:1;         /* Software Controlled Output 45_0 */
#else
         uint16_t  OUTB_0:1;            /* deprecated name - please avoid */
#endif
      } B;
   } mcPWM_SWCOUT_16B_tag;

   typedef union {   /* Deadtime Source Select Register */
      uint16_t R;
      struct {
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  SEL23_3:2;         /* PWM23_3 Control Select */
#else
         uint16_t  SELA_3:2;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  SEL45_3:2;         /* PWM45_3 Control Select */
#else
         uint16_t  SELB_3:2;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  SEL23_2:2;         /* PWM23_2 Control Select */
#else
         uint16_t  SELA_2:2;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  SEL45_2:2;         /* PWM45_2 Control Select */
#else
         uint16_t  SELB_2:2;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  SEL23_1:2;         /* PWM23_1 Control Select */
#else
         uint16_t  SELA_1:2;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  SEL45_1:2;         /* PWM45_1 Control Select */
#else
         uint16_t  SELB_1:2;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  SEL23_0:2;         /* PWM23_0 Control Select */
#else
         uint16_t  SELA_0:2;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  SEL45_0:2;         /* PWM45_0 Control Select */
#else
         uint16_t  SELB_0:2;            /* deprecated name - please avoid */
#endif
      } B;
   } mcPWM_DTSRCSEL_16B_tag;

   typedef union {   /* Master Control Register */
      uint16_t R;
      struct {
         uint16_t  IPOL:4;            /* Current Polarity */
         uint16_t  RUN:4;             /* Run */
#ifndef USE_FIELD_ALIASES_mcPWM
         uint16_t  CLOK:4;            /* Clear Load Okay */
#else
         uint16_t  CLDOK:4;             /* deprecated name - please avoid */
#endif
         uint16_t  LDOK:4;            /* Load Okay */
      } B;
   } mcPWM_MCTRL_16B_tag;

   typedef union {   /* Fault Control Register */
      uint16_t R;
      struct {
         uint16_t  FLVL:4;            /* Fault Level */
         uint16_t  FAUTO:4;           /* Automatic Fault Clearing */
         uint16_t  FSAFE:4;           /* Fault Safety Mode */
         uint16_t  FIE:4;             /* Fault Interrupt Enables */
      } B;
   } mcPWM_FCTRL_16B_tag;

   typedef union {   /* Fault Status Register */
      uint16_t R;
      struct {
         uint16_t:3;
         uint16_t  FTEST:1;           /* Fault Test */
         uint16_t  FFPIN:4;           /* Filtered Fault Pins */
         uint16_t:4;
         uint16_t  FFLAG:4;           /* Fault Flags */
      } B;
   } mcPWM_FSTS_16B_tag;

   typedef union {   /* Fault Filter Register */
      uint16_t R;
      struct {
         uint16_t:5;
         uint16_t  FILT_CNT:3;        /* Fault Filter Count */
         uint16_t  FILT_PER:8;        /* Fault Filter Period */
      } B;
   } mcPWM_FFILT_16B_tag;


   /* Register layout for generated register(s) VAL... */

   typedef union {   /*  */
      uint16_t R;
   } mcPWM_VAL_16B_tag;


   typedef struct mcPWM_SUBMOD_struct_tag {

                                                     /* Counter Register */
      mcPWM_CNT_16B_tag CNT;              /* relative offset: 0x0000 */
                                             /* Initial Counter Register */
      mcPWM_INIT_16B_tag INIT;            /* relative offset: 0x0002 */
                                                   /* Control 2 Register */
      mcPWM_CTRL2_16B_tag CTRL2;          /* relative offset: 0x0004 */
      union {
                                                     /* Control Register */
         mcPWM_CTRL1_16B_tag CTRL1;       /* relative offset: 0x0006 */
         mcPWM_CTRL1_16B_tag CTRL;        /* deprecated - please avoid */
      };
                                                     /* Value Register 0 */
      
      union {
 
	     struct {
			   
            mcPWM_VAL_0_16B_tag VAL_0;          /* relative offset: 0x0008 */
                                                     /* Value Register 1 */
            mcPWM_VAL_1_16B_tag VAL_1;          /* relative offset: 0x000A */
                                                     /* Value Register 2 */
            mcPWM_VAL_2_16B_tag VAL_2;          /* relative offset: 0x000C */
                                                     /* Value Register 3 */
            mcPWM_VAL_3_16B_tag VAL_3;          /* relative offset: 0x000E */
                                                     /* Value Register 4 */
            mcPWM_VAL_4_16B_tag VAL_4;          /* relative offset: 0x0010 */
                                                     /* Value Register 5 */
            mcPWM_VAL_5_16B_tag VAL_5;          /* relative offset: 0x0012 */	    
				
		 };
		 
		 mcPWM_VAL_0_16B_tag VAL[6];    /* offset: 0x0008 size: 16 bit */

	  };
    int8_t mcPWM_reserved_0014[4];
                                              /* Output Control Register */
      mcPWM_OCTRL_16B_tag OCTRL;          /* relative offset: 0x0018 */
                                                      /* Status Register */
      mcPWM_STS_16B_tag STS;              /* relative offset: 0x001A */
                                           /* Interrupt Enable Registers */
      mcPWM_INTEN_16B_tag INTEN;          /* relative offset: 0x001C */
                                                 /* DMA Enable Registers */
      mcPWM_DMAEN_16B_tag DMAEN;          /* relative offset: 0x001E */
                                    /* Output Trigger Control  Registers */
      mcPWM_TCTRL_16B_tag TCTRL;          /* relative offset: 0x0020 */
                                    /* Fault Disable Mapping   Registers */
      mcPWM_DISMAP_16B_tag DISMAP;        /* relative offset: 0x0022 */
                                            /* Deadtime Count Register 0 */
      mcPWM_DTCNT0_16B_tag DTCNT0;        /* relative offset: 0x0024 */
                                            /* Deadtime Count Register 1 */
      mcPWM_DTCNT1_16B_tag DTCNT1;        /* relative offset: 0x0026 */
                                           /* Capture Control A Register */
      int8_t mcPWM_reserved_0028[8];
                                           /* Capture Control X Register */
      mcPWM_CAPTCTRLX_16B_tag CAPTCTRLX;  /* relative offset: 0x0030 */
      union {
                                           /* Capture Compare X Register */
         mcPWM_CAPTCMPX_16B_tag CAPTCMPX;  /* relative offset: 0x0032 */
         mcPWM_CAPTCMPX_16B_tag CAPTCOMPX;  /* deprecated - please avoid */
      };
                                             /* Capture Value 0 Register */
      mcPWM_CVAL0_16B_tag CVAL0;          /* relative offset: 0x0034 */
      union {
                                       /* Capture Value 0 Cycle Register */
         mcPWM_CVAL0CYC_16B_tag CVAL0CYC;  /* relative offset: 0x0036 */
         mcPWM_CVAL0CYC_16B_tag CVAL0C;   /* deprecated - please avoid */
      };
                                             /* Capture Value 1 Register */
      mcPWM_CVAL1_16B_tag CVAL1;          /* relative offset: 0x0038 */
      union {
                                       /* Capture Value 1 Cycle Register */
         mcPWM_CVAL1CYC_16B_tag CVAL1CYC;  /* relative offset: 0x003A */
         mcPWM_CVAL1CYC_16B_tag CVAL1C;   /* deprecated - please avoid */
      };
                                             /* Capture Value 2 Register */
      int8_t mcPWM_SUBMOD_reserved_003C[16];
      int8_t mcPWM_SUBMOD_reserved_004C[4];

   } mcPWM_SUBMOD_tag;


   typedef struct mcPWM_struct_tag { /* start of mcPWM_tag */
      union {
                                                 /*  Register set SUBMOD */
         mcPWM_SUBMOD_tag SUBMOD[4];       /* offset: 0x0000  (0x0050 x 4) */
		 
		 mcPWM_SUBMOD_tag SUB[4];       /* offset: 0x0000  (0x0050 x 4) */

         struct {
                                                     /* Counter Register */
            mcPWM_CNT_16B_tag CNT0;        /* offset: 0x0000 size: 16 bit */
                                             /* Initial Counter Register */
            mcPWM_INIT_16B_tag INIT0;      /* offset: 0x0002 size: 16 bit */
                                                   /* Control 2 Register */
            mcPWM_CTRL2_16B_tag CTRL20;    /* offset: 0x0004 size: 16 bit */
                                                     /* Control Register */
            mcPWM_CTRL1_16B_tag CTRL10;    /* offset: 0x0006 size: 16 bit */
                                                     /* Value Register 0 */
            mcPWM_VAL_0_16B_tag VAL_00;    /* offset: 0x0008 size: 16 bit */
                                                     /* Value Register 1 */
            mcPWM_VAL_1_16B_tag VAL_10;    /* offset: 0x000A size: 16 bit */
                                                     /* Value Register 2 */
            mcPWM_VAL_2_16B_tag VAL_20;    /* offset: 0x000C size: 16 bit */
                                                     /* Value Register 3 */
            mcPWM_VAL_3_16B_tag VAL_30;    /* offset: 0x000E size: 16 bit */
                                                     /* Value Register 4 */
            mcPWM_VAL_4_16B_tag VAL_40;    /* offset: 0x0010 size: 16 bit */
                                                     /* Value Register 5 */
            mcPWM_VAL_5_16B_tag VAL_50;    /* offset: 0x0012 size: 16 bit */		
            int8_t mcPWM_reserved_0014[4];
                                              /* Output Control Register */
            mcPWM_OCTRL_16B_tag OCTRL0;    /* offset: 0x0018 size: 16 bit */
                                                      /* Status Register */
            mcPWM_STS_16B_tag STS0;        /* offset: 0x001A size: 16 bit */
                                           /* Interrupt Enable Registers */
            mcPWM_INTEN_16B_tag INTEN0;    /* offset: 0x001C size: 16 bit */
                                                 /* DMA Enable Registers */
            mcPWM_DMAEN_16B_tag DMAEN0;    /* offset: 0x001E size: 16 bit */
                                    /* Output Trigger Control  Registers */
            mcPWM_TCTRL_16B_tag TCTRL0;    /* offset: 0x0020 size: 16 bit */
                                    /* Fault Disable Mapping   Registers */
            mcPWM_DISMAP_16B_tag DISMAP0;  /* offset: 0x0022 size: 16 bit */
                                            /* Deadtime Count Register 0 */
            mcPWM_DTCNT0_16B_tag DTCNT00;  /* offset: 0x0024 size: 16 bit */
                                            /* Deadtime Count Register 1 */
            mcPWM_DTCNT1_16B_tag DTCNT10;  /* offset: 0x0026 size: 16 bit */
           int8_t mcPWM_reserved_0028[8];
                                           /* Capture Control X Register */
            mcPWM_CAPTCTRLX_16B_tag CAPTCTRLX0;  /* offset: 0x0030 size: 16 bit */
                                           /* Capture Compare X Register */
            mcPWM_CAPTCMPX_16B_tag CAPTCMPX0;  /* offset: 0x0032 size: 16 bit */
                                             /* Capture Value 0 Register */
            mcPWM_CVAL0_16B_tag CVAL00;    /* offset: 0x0034 size: 16 bit */
                                       /* Capture Value 0 Cycle Register */
            mcPWM_CVAL0CYC_16B_tag CVAL0CYC0;  /* offset: 0x0036 size: 16 bit */
                                             /* Capture Value 1 Register */
            mcPWM_CVAL1_16B_tag CVAL10;    /* offset: 0x0038 size: 16 bit */
                                       /* Capture Value 1 Cycle Register */
            mcPWM_CVAL1CYC_16B_tag CVAL1CYC0;  /* offset: 0x003A size: 16 bit */
            int8_t mcPWM_reserved_003c[16];
            int8_t mcPWM_reserved_004C_I2[4];
                                                     /* Counter Register */
            mcPWM_CNT_16B_tag CNT1;        /* offset: 0x0050 size: 16 bit */
                                             /* Initial Counter Register */
            mcPWM_INIT_16B_tag INIT1;      /* offset: 0x0052 size: 16 bit */
                                                   /* Control 2 Register */
            mcPWM_CTRL2_16B_tag CTRL21;    /* offset: 0x0054 size: 16 bit */
                                                     /* Control Register */
            mcPWM_CTRL1_16B_tag CTRL11;    /* offset: 0x0056 size: 16 bit */
                                                     /* Value Register 0 */
            mcPWM_VAL_0_16B_tag VAL_01;    /* offset: 0x0058 size: 16 bit */
                                                     /* Value Register 1 */
            mcPWM_VAL_1_16B_tag VAL_11;    /* offset: 0x005A size: 16 bit */
                                                     /* Value Register 2 */
            mcPWM_VAL_2_16B_tag VAL_21;    /* offset: 0x005C size: 16 bit */
                                                     /* Value Register 3 */
            mcPWM_VAL_3_16B_tag VAL_31;    /* offset: 0x005E size: 16 bit */
                                                     /* Value Register 4 */
            mcPWM_VAL_4_16B_tag VAL_41;    /* offset: 0x0060 size: 16 bit */
                                                     /* Value Register 5 */
            mcPWM_VAL_5_16B_tag VAL_51;    /* offset: 0x0062 size: 16 bit */
            int8_t mcPWM_reserved_0064[4];
                                              /* Output Control Register */
            mcPWM_OCTRL_16B_tag OCTRL1;    /* offset: 0x0068 size: 16 bit */
                                                      /* Status Register */
            mcPWM_STS_16B_tag STS1;        /* offset: 0x006A size: 16 bit */
                                           /* Interrupt Enable Registers */
            mcPWM_INTEN_16B_tag INTEN1;    /* offset: 0x006C size: 16 bit */
                                                 /* DMA Enable Registers */
            mcPWM_DMAEN_16B_tag DMAEN1;    /* offset: 0x006E size: 16 bit */
                                    /* Output Trigger Control  Registers */
            mcPWM_TCTRL_16B_tag TCTRL1;    /* offset: 0x0070 size: 16 bit */
                                    /* Fault Disable Mapping   Registers */
            mcPWM_DISMAP_16B_tag DISMAP1;  /* offset: 0x0072 size: 16 bit */
                                            /* Deadtime Count Register 0 */
            mcPWM_DTCNT0_16B_tag DTCNT01;  /* offset: 0x0074 size: 16 bit */
                                            /* Deadtime Count Register 1 */
            mcPWM_DTCNT1_16B_tag DTCNT11;  /* offset: 0x0076 size: 16 bit */
                                           /* Capture Control A Register */
            int8_t mcPWM_reserved_0078[8];
                                           /* Capture Control X Register */
            mcPWM_CAPTCTRLX_16B_tag CAPTCTRLX1;  /* offset: 0x0080 size: 16 bit */
                                           /* Capture Compare X Register */
            mcPWM_CAPTCMPX_16B_tag CAPTCMPX1;  /* offset: 0x0082 size: 16 bit */
                                             /* Capture Value 0 Register */
            mcPWM_CVAL0_16B_tag CVAL01;    /* offset: 0x0084 size: 16 bit */
                                       /* Capture Value 0 Cycle Register */
            mcPWM_CVAL0CYC_16B_tag CVAL0CYC1;  /* offset: 0x0086 size: 16 bit */
                                             /* Capture Value 1 Register */
            mcPWM_CVAL1_16B_tag CVAL11;    /* offset: 0x0088 size: 16 bit */
                                       /* Capture Value 1 Cycle Register */
            mcPWM_CVAL1CYC_16B_tag CVAL1CYC1;  /* offset: 0x008A size: 16 bit */
            int8_t mcPWM_reserved_008c[16];
            int8_t mcPWM_reserved_009C_I2[4];
                                                     /* Counter Register */
            mcPWM_CNT_16B_tag CNT2;        /* offset: 0x00A0 size: 16 bit */
                                             /* Initial Counter Register */
            mcPWM_INIT_16B_tag INIT2;      /* offset: 0x00A2 size: 16 bit */
                                                   /* Control 2 Register */
            mcPWM_CTRL2_16B_tag CTRL22;    /* offset: 0x00A4 size: 16 bit */
                                                     /* Control Register */
            mcPWM_CTRL1_16B_tag CTRL12;    /* offset: 0x00A6 size: 16 bit */
                                                     /* Value Register 0 */
            mcPWM_VAL_0_16B_tag VAL_02;    /* offset: 0x00A8 size: 16 bit */
                                                     /* Value Register 1 */
            mcPWM_VAL_1_16B_tag VAL_12;    /* offset: 0x00AA size: 16 bit */
                                                     /* Value Register 2 */
            mcPWM_VAL_2_16B_tag VAL_22;    /* offset: 0x00AC size: 16 bit */
                                                     /* Value Register 3 */
            mcPWM_VAL_3_16B_tag VAL_32;    /* offset: 0x00AE size: 16 bit */
                                                     /* Value Register 4 */
            mcPWM_VAL_4_16B_tag VAL_42;    /* offset: 0x00B0 size: 16 bit */
                                                     /* Value Register 5 */
            mcPWM_VAL_5_16B_tag VAL_52;    /* offset: 0x00B2 size: 16 bit */
            int8_t mcPWM_reserved_00b4[4];
                                              /* Output Control Register */
            mcPWM_OCTRL_16B_tag OCTRL2;    /* offset: 0x00B8 size: 16 bit */
                                                      /* Status Register */
            mcPWM_STS_16B_tag STS2;        /* offset: 0x00BA size: 16 bit */
                                           /* Interrupt Enable Registers */
            mcPWM_INTEN_16B_tag INTEN2;    /* offset: 0x00BC size: 16 bit */
                                                 /* DMA Enable Registers */
            mcPWM_DMAEN_16B_tag DMAEN2;    /* offset: 0x00BE size: 16 bit */
                                    /* Output Trigger Control  Registers */
            mcPWM_TCTRL_16B_tag TCTRL2;    /* offset: 0x00C0 size: 16 bit */
                                    /* Fault Disable Mapping   Registers */
            mcPWM_DISMAP_16B_tag DISMAP2;  /* offset: 0x00C2 size: 16 bit */
                                            /* Deadtime Count Register 0 */
            mcPWM_DTCNT0_16B_tag DTCNT02;  /* offset: 0x00C4 size: 16 bit */
                                            /* Deadtime Count Register 1 */
            mcPWM_DTCNT1_16B_tag DTCNT12;  /* offset: 0x00C6 size: 16 bit */
                                           /* Capture Control A Register */
            int8_t mcPWM_reserved_00c8[8];
                                           /* Capture Control X Register */
            mcPWM_CAPTCTRLX_16B_tag CAPTCTRLX2;  /* offset: 0x00D0 size: 16 bit */
                                           /* Capture Compare X Register */
            mcPWM_CAPTCMPX_16B_tag CAPTCMPX2;  /* offset: 0x00D2 size: 16 bit */
                                             /* Capture Value 0 Register */
            mcPWM_CVAL0_16B_tag CVAL02;    /* offset: 0x00D4 size: 16 bit */
                                       /* Capture Value 0 Cycle Register */
            mcPWM_CVAL0CYC_16B_tag CVAL0CYC2;  /* offset: 0x00D6 size: 16 bit */
                                             /* Capture Value 1 Register */
            mcPWM_CVAL1_16B_tag CVAL12;    /* offset: 0x00D8 size: 16 bit */
                                       /* Capture Value 1 Cycle Register */
            mcPWM_CVAL1CYC_16B_tag CVAL1CYC2;  /* offset: 0x00DA size: 16 bit */
            int8_t mcPWM_reserved_00dc[16];
            int8_t mcPWM_reserved_00EC_I2[4];
                                                     /* Counter Register */
            mcPWM_CNT_16B_tag CNT3;        /* offset: 0x00F0 size: 16 bit */
                                             /* Initial Counter Register */
            mcPWM_INIT_16B_tag INIT3;      /* offset: 0x00F2 size: 16 bit */
                                                   /* Control 2 Register */
            mcPWM_CTRL2_16B_tag CTRL23;    /* offset: 0x00F4 size: 16 bit */
                                                     /* Control Register */
            mcPWM_CTRL1_16B_tag CTRL13;    /* offset: 0x00F6 size: 16 bit */
                                                     /* Value Register 0 */
            mcPWM_VAL_0_16B_tag VAL_03;    /* offset: 0x00F8 size: 16 bit */
                                                     /* Value Register 1 */
            mcPWM_VAL_1_16B_tag VAL_13;    /* offset: 0x00FA size: 16 bit */
                                                     /* Value Register 2 */
            mcPWM_VAL_2_16B_tag VAL_23;    /* offset: 0x00FC size: 16 bit */
                                                     /* Value Register 3 */
            mcPWM_VAL_3_16B_tag VAL_33;    /* offset: 0x00FE size: 16 bit */
                                                     /* Value Register 4 */
            mcPWM_VAL_4_16B_tag VAL_43;    /* offset: 0x0100 size: 16 bit */
                                                     /* Value Register 5 */
            mcPWM_VAL_5_16B_tag VAL_53;    /* offset: 0x0102 size: 16 bit */
            int8_t mcPWM_reserved_00104[4];
                                              /* Output Control Register */
            mcPWM_OCTRL_16B_tag OCTRL3;    /* offset: 0x0108 size: 16 bit */
                                                      /* Status Register */
            mcPWM_STS_16B_tag STS3;        /* offset: 0x010A size: 16 bit */
                                           /* Interrupt Enable Registers */
            mcPWM_INTEN_16B_tag INTEN3;    /* offset: 0x010C size: 16 bit */
                                                 /* DMA Enable Registers */
            mcPWM_DMAEN_16B_tag DMAEN3;    /* offset: 0x010E size: 16 bit */
                                    /* Output Trigger Control  Registers */
            mcPWM_TCTRL_16B_tag TCTRL3;    /* offset: 0x0110 size: 16 bit */
                                    /* Fault Disable Mapping   Registers */
            mcPWM_DISMAP_16B_tag DISMAP3;  /* offset: 0x0112 size: 16 bit */
                                            /* Deadtime Count Register 0 */
            mcPWM_DTCNT0_16B_tag DTCNT03;  /* offset: 0x0114 size: 16 bit */
                                            /* Deadtime Count Register 1 */
            mcPWM_DTCNT1_16B_tag DTCNT13;  /* offset: 0x0116 size: 16 bit */
                                           /* Capture Control A Register */
            int8_t mcPWM_reserved_00118[8];
                                           /* Capture Control X Register */
            mcPWM_CAPTCTRLX_16B_tag CAPTCTRLX3;  /* offset: 0x0120 size: 16 bit */
                                           /* Capture Compare X Register */
            mcPWM_CAPTCMPX_16B_tag CAPTCMPX3;  /* offset: 0x0122 size: 16 bit */
                                             /* Capture Value 0 Register */
            mcPWM_CVAL0_16B_tag CVAL03;    /* offset: 0x0124 size: 16 bit */
                                       /* Capture Value 0 Cycle Register */
            mcPWM_CVAL0CYC_16B_tag CVAL0CYC3;  /* offset: 0x0126 size: 16 bit */
                                             /* Capture Value 1 Register */
            mcPWM_CVAL1_16B_tag CVAL13;    /* offset: 0x0128 size: 16 bit */
                                       /* Capture Value 1 Cycle Register */
            mcPWM_CVAL1CYC_16B_tag CVAL1CYC3;  /* offset: 0x012A size: 16 bit */
            int8_t mcPWM_reserved_0012c[16];
            int8_t mcPWM_reserved_013C_E2[4];
         };

      };
                                               /* Output Enable Register */
      mcPWM_OUTEN_16B_tag OUTEN;           /* offset: 0x0140 size: 16 bit */
                                                        /* Mask Register */
      mcPWM_MASK_16B_tag MASK;             /* offset: 0x0142 size: 16 bit */
                                  /* Software Controlled Output Register */
      mcPWM_SWCOUT_16B_tag SWCOUT;         /* offset: 0x0144 size: 16 bit */
                                      /* Deadtime Source Select Register */
      mcPWM_DTSRCSEL_16B_tag DTSRCSEL;     /* offset: 0x0146 size: 16 bit */
                                              /* Master Control Register */
      mcPWM_MCTRL_16B_tag MCTRL;           /* offset: 0x0148 size: 16 bit */
      int8_t mcPWM_reserved_014A[2];
                                               /* Fault Control Register */
      mcPWM_FCTRL_16B_tag FCTRL;           /* offset: 0x014C size: 16 bit */
                                                /* Fault Status Register */
      mcPWM_FSTS_16B_tag FSTS;             /* offset: 0x014E size: 16 bit */
                                                /* Fault Filter Register */
      mcPWM_FFILT_16B_tag FFILT;           /* offset: 0x0150 size: 16 bit */
   } mcPWM_tag;


#define mcPWM_A (*(volatile mcPWM_tag *) 0xFFE24000UL)
#define mcPWM_B (*(volatile mcPWM_tag *) 0xFFE28000UL)



/****************************************************************/
/*                                                              */
/* Module: LINFLEX  */
/*                                                              */
/****************************************************************/

   typedef union {   /* LIN Control Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  CCD:1;             /* Checksum Calculation Disable */
         uint32_t  CFD:1;             /* Checksum Field Disable */
         uint32_t  LASE:1;            /* LIN Auto Synchronization Enable */
#ifndef USE_FIELD_ALIASES_LINFLEX
         uint32_t  AUTOWU:1;          /* Auto Wake Up */
#else
         uint32_t  AWUM:1;              /* deprecated name - please avoid */
#endif
         uint32_t  MBL:4;             /* Master Break Length */
         uint32_t  BF:1;              /* By-Pass Filter */
#ifndef USE_FIELD_ALIASES_LINFLEX
         uint32_t  SLFM:1;            /* Selftest Mode */
#else
         uint32_t  SFTM:1;              /* deprecated name - please avoid */
#endif
         uint32_t  LBKM:1;            /* Loopback Mode */
         uint32_t  MME:1;             /* Master Mode Enable */
#ifndef USE_FIELD_ALIASES_LINFLEX
         uint32_t  SSBL:1;            /* Slave Mode Synch Break Length */
#else
         uint32_t  SSDT:1;              /* deprecated name - please avoid */
#endif
         uint32_t  RBLM:1;            /* Receiver Buffer Locked Mode */
         uint32_t  SLEEP:1;           /* Sleep Mode Request */
         uint32_t  INIT:1;            /* Initialization Mode Request */
      } B;
   } LINFLEX_LINCR1_32B_tag;

   typedef union {   /* LIN Interrupt Enable Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  SZIE:1;            /* Stuck at Zero Interrupt Enable */
         uint32_t  OCIE:1;            /* Output Compare Interrupt Enable */
         uint32_t  BEIE:1;            /* Bit Error Interrupt Enable */
         uint32_t  CEIE:1;            /* Checksum Error Interrupt Enable */
         uint32_t  HEIE:1;            /* Header Error Interrupt Enable */
         uint32_t:2;
         uint32_t  FEIE:1;            /* Frame Error Interrupt Enable */
         uint32_t  BOIE:1;            /* Buffer Overrun Error Interrupt Enable */
         uint32_t  LSIE:1;            /* LIN State Interrupt Enable */
         uint32_t  WUIE:1;            /* Wakeup Interrupt Enable */
         uint32_t  DBFIE:1;           /* Data Buffer Full Interrupt Enable */
#ifndef USE_FIELD_ALIASES_LINFLEX
         uint32_t  DBEIE_TOIE:1;      /* Data Buffer Empty Interrupt Enable */
#else
         uint32_t  DBEIE:1;             /* deprecated name - please avoid */
#endif
         uint32_t  DRIE:1;            /* Data Reception complete Interrupt Enable */
         uint32_t  DTIE:1;            /* Data Transmitted Interrupt Enable */
         uint32_t  HRIE:1;            /* Header Received Interrupt Enable */
      } B;
   } LINFLEX_LINIER_32B_tag;

   typedef union {   /* LIN Status Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  LINS:4;            /* LIN State */
         uint32_t:2;
         uint32_t  RMB:1;             /* Release Message Buffer */
         uint32_t:1;
#ifndef USE_FIELD_ALIASES_LINFLEX
         uint32_t  RXBUSY:1;          /* Receiver Busy Flag */
#else
         uint32_t  RBSY:1;              /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_LINFLEX
         uint32_t  RDI:1;             /* LIN Receive Signal */
#else
         uint32_t  RPS:1;               /* deprecated name - please avoid */
#endif
         uint32_t  WUF:1;             /* Wake Up Flag */
         uint32_t  DBFF:1;            /* Data Buffer Full Flag */
         uint32_t  DBEF:1;            /* Data Buffer Empty Flag */
         uint32_t  DRF:1;             /* Data Reception Completed Flag */
         uint32_t  DTF:1;             /* Data Transmission Completed Flag */
         uint32_t  HRF:1;             /* Header Received Flag */
      } B;
   } LINFLEX_LINSR_32B_tag;

   typedef union {   /* LIN Error Status Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  SZF:1;             /* Stuck at Zero Flag */
         uint32_t  OCF:1;             /* Output Compare Flag */
         uint32_t  BEF:1;             /* Bit Error Flag */
         uint32_t  CEF:1;             /* Checksum Error Flag */
         uint32_t  SFEF:1;            /* Sync Field Error Flag */
#ifndef USE_FIELD_ALIASES_LINFLEX
         uint32_t  SDEF:1;            /* Sync Delimiter Error Flag */
#else
         uint32_t  BDEF:1;              /* deprecated name - please avoid */
#endif
         uint32_t  IDPEF:1;           /* ID Parity Error Flag */
         uint32_t  FEF:1;             /* Framing Error Flag */
         uint32_t  BOF:1;             /* Buffer Overrun Flag */
         uint32_t:6;
         uint32_t  NF:1;              /* Noise Flag */
      } B;
   } LINFLEX_LINESR_32B_tag;

   typedef union {   /* UART Mode Control Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  TDFL_TFC:3;        /* Transmitter Data Field Length/TX FIFO Counter */
         uint32_t  RDFL_RFC0:3;       /* Reception Data Field Length/RX FIFO Counter */
         uint32_t  RFBM:1;            /* RX FIFO/ Buffer Mode */
         uint32_t  TFBM:1;            /* TX FIFO/ Buffer Mode */
         uint32_t  WL1:1;             /* Word Length in UART mode - bit 1 */
         uint32_t  PC1:1;             /* Parity Check - bit 1 */
         uint32_t  RXEN:1;            /* Receiver Enable */
         uint32_t  TXEN:1;            /* Transmitter Enable */
#ifndef USE_FIELD_ALIASES_LINFLEX
         uint32_t  PC0:1;             /* Parity Check - bit 0 */
#else
         uint32_t  OP:1;                /* deprecated name - please avoid */
#endif
         uint32_t  PCE:1;             /* Parity Control Enable */
#ifndef USE_FIELD_ALIASES_LINFLEX
         uint32_t  WL0:1;             /* Word Length in UART Mode - bit 0 */
#else
         uint32_t  WL:1;                /* deprecated name - please avoid */
#endif
         uint32_t  UART:1;            /* UART Mode */
      } B;
   } LINFLEX_UARTCR_32B_tag;

   typedef union {   /* UART Mode Status Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  SZF:1;             /* Stuck at Zero Flag */
         uint32_t  OCF:1;             /* Output Compare Flag */
         uint32_t  PE:4;              /* Parity Error Flag */
         uint32_t  RMB:1;             /* Release Message Buffer */
         uint32_t  FEF:1;             /* Framing Error Flag */
         uint32_t  BOF:1;             /* Buffer Overrun Flag */
         uint32_t  RDI:1;             /* Receiver Data Input Signal */
         uint32_t  WUF:1;             /* Wakeup Flag */
         uint32_t:1;
         uint32_t  TO:1;              /* Time Out */
#ifndef USE_FIELD_ALIASES_LINFLEX
         uint32_t  DRF_RFE:1;         /* Data Reception Completed Flag/RX FIFO Empty Flag */
#else
         uint32_t  DRF:1;               /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_LINFLEX
         uint32_t  DTF_TFF:1;         /* Data Transmission Completed Flag/TX FIFO Full Flag */
#else
         uint32_t  DTF:1;               /* deprecated name - please avoid */
#endif
         uint32_t  NF:1;              /* Noise Flag */
      } B;
   } LINFLEX_UARTSR_32B_tag;

   typedef union {   /* LIN Time-Out Control Status Register */
      uint32_t R;
      struct {
         uint32_t:21;
#ifndef USE_FIELD_ALIASES_LINFLEX
         uint32_t  MODE:1;            /* Time-out Counter Mode */
#else
         uint32_t  LTOM:1;              /* deprecated name - please avoid */
#endif
         uint32_t  IOT:1;             /* Idle on Timeout */
         uint32_t  TOCE:1;            /* Time-Out Counter Enable */
         uint32_t  CNT:8;             /* Counter Value */
      } B;
   } LINFLEX_LINTCSR_32B_tag;

   typedef union {   /* LIN Output Compare Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  OC2:8;             /* Output Compare Value 2 */
         uint32_t  OC1:8;             /* Output Compare Value 1 */
      } B;
   } LINFLEX_LINOCR_32B_tag;

   typedef union {   /* LIN Time-Out Control Register */
      uint32_t R;
      struct {
         uint32_t:20;
         uint32_t  RTO:4;             /* Response Time-Out Value */
         uint32_t:1;
         uint32_t  HTO:7;             /* Header Time-Out Value */
      } B;
   } LINFLEX_LINTOCR_32B_tag;

   typedef union {   /* LIN Fractional Baud Rate Register */
      uint32_t R;
      struct {
         uint32_t:28;
#ifndef USE_FIELD_ALIASES_LINFLEX
         uint32_t  FBR:4;             /* Fractional Baud Rates */
#else
         uint32_t  DIV_F:4;             /* deprecated name - please avoid */
#endif
      } B;
   } LINFLEX_LINFBRR_32B_tag;

   typedef union {   /* LIN Integer Baud Rate Register */
      uint32_t R;
      struct {
         uint32_t:13;
#ifndef USE_FIELD_ALIASES_LINFLEX
         uint32_t  IBR:19;            /* Integer Baud Rates */
#else
         uint32_t  DIV_M:19;            /* deprecated name - please avoid */
#endif
      } B;
   } LINFLEX_LINIBRR_32B_tag;

   typedef union {   /* LIN Checksum Field Register */
      uint32_t R;
      struct {
         uint32_t:24;
         uint32_t  CF:8;              /* Checksum Bits */
      } B;
   } LINFLEX_LINCFR_32B_tag;

   typedef union {   /* LIN Control Register 2 */
      uint32_t R;
      struct {
         uint32_t:17;
         uint32_t  IOBE:1;            /* Idle on Bit Error */
         uint32_t  IOPE:1;            /* Idle on Identifier Parity Error */
         uint32_t  WURQ:1;            /* Wakeup Generate Request */
         uint32_t  DDRQ:1;            /* Data Discard Request */
         uint32_t  DTRQ:1;            /* Data Transmission Request */
         uint32_t  ABRQ:1;            /* Abort Request */
         uint32_t  HTRQ:1;            /* Header Transmission Request */
         uint32_t:8;
      } B;
   } LINFLEX_LINCR2_32B_tag;

   typedef union {   /* Buffer Identifier Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  DFL:6;             /* Data Field Length */
         uint32_t  DIR:1;             /* Direction */
         uint32_t  CCS:1;             /* Classic Checksum */
         uint32_t:2;
         uint32_t  ID:6;              /* Identifier */
      } B;
   } LINFLEX_BIDR_32B_tag;

   typedef union {   /* Buffer Data Register Least Significant */
      uint32_t R;
      struct {
         uint32_t  DATA3:8;           /* Data3 */
         uint32_t  DATA2:8;           /* Data2 */
         uint32_t  DATA1:8;           /* Data1 */
         uint32_t  DATA0:8;           /* Data0 */
      } B;
   } LINFLEX_BDRL_32B_tag;

   typedef union {   /* Buffer Data Register Most Significant */
      uint32_t R;
      struct {
         uint32_t  DATA7:8;           /* Data7 */
         uint32_t  DATA6:8;           /* Data6 */
         uint32_t  DATA5:8;           /* Data5 */
         uint32_t  DATA4:8;           /* Data4 */
      } B;
   } LINFLEX_BDRM_32B_tag;

   typedef union {   /* Identifier Filter Enable Register */
      uint32_t R;
      struct {
         uint32_t:24;
         uint32_t  FACT:8;            /* Filter Active */
      } B;
   } LINFLEX_IFER_32B_tag;

   typedef union {   /* Identifier Filter Match Index */
      uint32_t R;
      struct {
         uint32_t:28;
         uint32_t  IFMI_IFMI:4;       /* Filter Match Index */
      } B;
   } LINFLEX_IFMI_32B_tag;

   typedef union {   /* Identifier Filter Mode Register */
      uint32_t R;
      struct {
         uint32_t:28;
         uint32_t  IFM:4;             /* Filter Mode */
      } B;
   } LINFLEX_IFMR_32B_tag;


   /* Register layout for all registers IFCR... */

   typedef union {   /* Identifier Filter Control Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  DFL:6;             /* Data Field Length */
         uint32_t  DIR:1;             /* Direction */
         uint32_t  CCS:1;             /* Classic Checksum */
         uint32_t:2;
         uint32_t  ID:6;              /* Identifier */
      } B;
   } LINFLEX_IFCR_32B_tag;

   typedef union {   /* Global Control Register */
      uint32_t R;
      struct {
         uint32_t:26;
         uint32_t  TDFBM:1;           /* Transmit Data First Bit MSB */
         uint32_t  RDFBM:1;           /* Received Data First Bit MSB */
         uint32_t  TDLIS:1;           /* Transmit Data Level Inversion Selection */
         uint32_t  RDLIS:1;           /* Received Data Level Inversion Selection */
         uint32_t  STOP:1;            /* 1/2 stop bit configuration */
         uint32_t  SR:1;              /* Soft Reset */
      } B;
   } LINFLEX_GCR_32B_tag;

   typedef union {   /* UART Preset Time Out Register */
      uint32_t R;
      struct {
         uint32_t:20;
         uint32_t  PTO:12;            /* Preset Time Out */
      } B;
   } LINFLEX_UARTPTO_32B_tag;

   typedef union {   /* UART Current Time Out Register */
      uint32_t R;
      struct {
         uint32_t:20;
         uint32_t  CTO:12;            /* Current Time Out */
      } B;
   } LINFLEX_UARTCTO_32B_tag;

   typedef union {   /* DMA TX Enable Register */
      uint32_t R;
      struct {
         uint32_t:17;
         uint32_t  DTE:15;            /* DMA Tx channel Enable */
      } B;
   } LINFLEX_DMATXE_32B_tag;

   typedef union {   /* DMA RX Enable Register */
      uint32_t R;
      struct {
         uint32_t:17;
         uint32_t  DRE:15;            /* DMA Rx channel Enable */
      } B;
   } LINFLEX_DMARXE_32B_tag;



   typedef struct LINFLEX_struct_tag { /* start of LINFLEX_tag */
                                                 /* LIN Control Register */
      LINFLEX_LINCR1_32B_tag LINCR1;       /* offset: 0x0000 size: 32 bit */
                                        /* LIN Interrupt Enable Register */
      LINFLEX_LINIER_32B_tag LINIER;       /* offset: 0x0004 size: 32 bit */
                                                  /* LIN Status Register */
      LINFLEX_LINSR_32B_tag LINSR;         /* offset: 0x0008 size: 32 bit */
                                            /* LIN Error Status Register */
      LINFLEX_LINESR_32B_tag LINESR;       /* offset: 0x000C size: 32 bit */
                                           /* UART Mode Control Register */
      LINFLEX_UARTCR_32B_tag UARTCR;       /* offset: 0x0010 size: 32 bit */
                                            /* UART Mode Status Register */
      LINFLEX_UARTSR_32B_tag UARTSR;       /* offset: 0x0014 size: 32 bit */
                                 /* LIN Time-Out Control Status Register */
      LINFLEX_LINTCSR_32B_tag LINTCSR;     /* offset: 0x0018 size: 32 bit */
                                          /* LIN Output Compare Register */
      LINFLEX_LINOCR_32B_tag LINOCR;       /* offset: 0x001C size: 32 bit */
                                        /* LIN Time-Out Control Register */
      LINFLEX_LINTOCR_32B_tag LINTOCR;     /* offset: 0x0020 size: 32 bit */
                                    /* LIN Fractional Baud Rate Register */
      LINFLEX_LINFBRR_32B_tag LINFBRR;     /* offset: 0x0024 size: 32 bit */
                                       /* LIN Integer Baud Rate Register */
      LINFLEX_LINIBRR_32B_tag LINIBRR;     /* offset: 0x0028 size: 32 bit */
                                          /* LIN Checksum Field Register */
      LINFLEX_LINCFR_32B_tag LINCFR;       /* offset: 0x002C size: 32 bit */
                                               /* LIN Control Register 2 */
      LINFLEX_LINCR2_32B_tag LINCR2;       /* offset: 0x0030 size: 32 bit */
                                           /* Buffer Identifier Register */
      LINFLEX_BIDR_32B_tag BIDR;           /* offset: 0x0034 size: 32 bit */
                               /* Buffer Data Register Least Significant */
      LINFLEX_BDRL_32B_tag BDRL;           /* offset: 0x0038 size: 32 bit */
                                /* Buffer Data Register Most Significant */
      LINFLEX_BDRM_32B_tag BDRM;           /* offset: 0x003C size: 32 bit */
                                    /* Identifier Filter Enable Register */
      LINFLEX_IFER_32B_tag IFER;           /* offset: 0x0040 size: 32 bit */
                                        /* Identifier Filter Match Index */
      LINFLEX_IFMI_32B_tag IFMI;           /* offset: 0x0044 size: 32 bit */
                                      /* Identifier Filter Mode Register */
      LINFLEX_IFMR_32B_tag IFMR;           /* offset: 0x0048 size: 32 bit */
      union {
                                   /* Identifier Filter Control Register */
         LINFLEX_IFCR_32B_tag IFCR[8];     /* offset: 0x004C  (0x0004 x 8) */

         struct {
                                   /* Identifier Filter Control Register */
            LINFLEX_IFCR_32B_tag IFCR0;    /* offset: 0x004C size: 32 bit */
            LINFLEX_IFCR_32B_tag IFCR1;    /* offset: 0x0050 size: 32 bit */
            LINFLEX_IFCR_32B_tag IFCR2;    /* offset: 0x0054 size: 32 bit */
            LINFLEX_IFCR_32B_tag IFCR3;    /* offset: 0x0058 size: 32 bit */
            LINFLEX_IFCR_32B_tag IFCR4;    /* offset: 0x005C size: 32 bit */
            LINFLEX_IFCR_32B_tag IFCR5;    /* offset: 0x0060 size: 32 bit */
            LINFLEX_IFCR_32B_tag IFCR6;    /* offset: 0x0064 size: 32 bit */
            LINFLEX_IFCR_32B_tag IFCR7;    /* offset: 0x0068 size: 32 bit */
         };

      };
      int8_t LINFLEX_reserved_006C[32];
                                              /* Global Control Register */
      LINFLEX_GCR_32B_tag GCR;             /* offset: 0x008C size: 32 bit */
                                        /* UART Preset Time Out Register */
      LINFLEX_UARTPTO_32B_tag UARTPTO;     /* offset: 0x0090 size: 32 bit */
                                       /* UART Current Time Out Register */
      LINFLEX_UARTCTO_32B_tag UARTCTO;     /* offset: 0x0094 size: 32 bit */
                                               /* DMA TX Enable Register */
      LINFLEX_DMATXE_32B_tag DMATXE;       /* offset: 0x0098 size: 32 bit */
                                               /* DMA RX Enable Register */
      LINFLEX_DMARXE_32B_tag DMARXE;       /* offset: 0x009C size: 32 bit */
   } LINFLEX_tag;


#define LINFLEX0 (*(volatile LINFLEX_tag *) 0xFFE40000UL)
#define LINFLEX1 (*(volatile LINFLEX_tag *) 0xFFE44000UL)



/****************************************************************/
/*                                                              */
/* Module: CRC  */
/*                                                              */
/****************************************************************/


   /* Register layout for all registers CFG... */

   typedef union {   /* CRC_CFG - CRC Configuration register */
      uint32_t R;
      uint8_t   BYTE[4];    /* individual bytes can be accessed */
      uint16_t  HALF[2];    /* individual halfwords can be accessed */
      uint32_t  WORD;       /* individual words can be accessed */
      struct {
         uint32_t:29;
         uint32_t  POLYG:1;           /* Polynomal selection 0- CRC-CCITT, 1- CRC-CRC-32 INV selection */
         uint32_t  SWAP:1;            /* SWAP selection */
         uint32_t  INV:1;             /* INV selection */
      } B;
   } CRC_CFG_32B_tag;


   /* Register layout for all registers INP... */

   typedef union {   /* CRC_INP - CRC Input register */
      uint32_t R;
      uint8_t   BYTE[4];    /* individual bytes can be accessed */
      uint16_t  HALF[2];    /* individual halfwords can be accessed */
      uint32_t  WORD;       /* individual words can be accessed */
   } CRC_INP_32B_tag;


   /* Register layout for all registers CSTAT... */

   typedef union {   /* CRC_STATUS - CRC Status register */
      uint32_t R;
      uint8_t   BYTE[4];    /* individual bytes can be accessed */
      uint16_t  HALF[2];    /* individual halfwords can be accessed */
      uint32_t  WORD;       /* individual words can be accessed */
   } CRC_CSTAT_32B_tag;


   /* Register layout for all registers OUTP... */

   typedef union {   /* CRC_STATUS - CRC OUTPUT register */
      uint32_t R;
      uint8_t   BYTE[4];    /* individual bytes can be accessed */
      uint16_t  HALF[2];    /* individual halfwords can be accessed */
      uint32_t  WORD;       /* individual words can be accessed */
   } CRC_OUTP_32B_tag;


   typedef struct CRC_CNTX_struct_tag {

                                 /* CRC_CFG - CRC Configuration register */
      CRC_CFG_32B_tag CFG;                /* relative offset: 0x0000 */
                                         /* CRC_INP - CRC Input register */
      CRC_INP_32B_tag INP;                /* relative offset: 0x0004 */
                                     /* CRC_STATUS - CRC Status register */
      CRC_CSTAT_32B_tag CSTAT;            /* relative offset: 0x0008 */
                                     /* CRC_STATUS - CRC OUTPUT register */
      CRC_OUTP_32B_tag OUTP;              /* relative offset: 0x000C */

   } CRC_CNTX_tag;


   typedef struct CRC_struct_tag { /* start of CRC_tag */
      union {
                                                   /*  Register set CNTX */
         CRC_CNTX_tag CNTX[3];             /* offset: 0x0000  (0x0010 x 3) */

         struct {
                                 /* CRC_CFG - CRC Configuration register */
            CRC_CFG_32B_tag CFG0;          /* offset: 0x0000 size: 32 bit */
                                         /* CRC_INP - CRC Input register */
            CRC_INP_32B_tag INP0;          /* offset: 0x0004 size: 32 bit */
                                     /* CRC_STATUS - CRC Status register */
            CRC_CSTAT_32B_tag CSTAT0;      /* offset: 0x0008 size: 32 bit */
                                     /* CRC_STATUS - CRC OUTPUT register */
            CRC_OUTP_32B_tag OUTP0;        /* offset: 0x000C size: 32 bit */
                                 /* CRC_CFG - CRC Configuration register */
            CRC_CFG_32B_tag CFG1;          /* offset: 0x0010 size: 32 bit */
                                         /* CRC_INP - CRC Input register */
            CRC_INP_32B_tag INP1;          /* offset: 0x0014 size: 32 bit */
                                     /* CRC_STATUS - CRC Status register */
            CRC_CSTAT_32B_tag CSTAT1;      /* offset: 0x0018 size: 32 bit */
                                     /* CRC_STATUS - CRC OUTPUT register */
            CRC_OUTP_32B_tag OUTP1;        /* offset: 0x001C size: 32 bit */
                                 /* CRC_CFG - CRC Configuration register */
            CRC_CFG_32B_tag CFG2;          /* offset: 0x0020 size: 32 bit */
                                         /* CRC_INP - CRC Input register */
            CRC_INP_32B_tag INP2;          /* offset: 0x0024 size: 32 bit */
                                     /* CRC_STATUS - CRC Status register */
            CRC_CSTAT_32B_tag CSTAT2;      /* offset: 0x0028 size: 32 bit */
                                     /* CRC_STATUS - CRC OUTPUT register */
            CRC_OUTP_32B_tag OUTP2;        /* offset: 0x002C size: 32 bit */
         };

      };
   } CRC_tag;


#define CRC   (*(volatile CRC_tag *) 0xFFE68000UL)



/****************************************************************/
/*                                                              */
/* Module: FCCU  */
/*                                                              */
/****************************************************************/

   typedef union {   /* FCCU Control Register */
      uint32_t R;
      struct {
         uint32_t:23;
         uint32_t  NVML:1;            /* NVM configuration loaded */
         uint32_t  OPS:2;             /* Operation status */
         uint32_t:1;
         uint32_t  OPR:5;             /* Operation run */
      } B;
   } FCCU_CTRL_32B_tag;

   typedef union {   /* FCCU CTRL Key Register */
      uint32_t R;
   } FCCU_CTRLK_32B_tag;

   typedef union {   /* FCCU Configuration Register */
      uint32_t R;
      struct {
         uint32_t:10;
         uint32_t  RCCE1:1;           /* RCC1 enable */
         uint32_t  RCCE0:1;           /* RCC0 enable */
         uint32_t  SMRT:4;            /* Safe Mode Request Timer */
         uint32_t:4;
         uint32_t  CM:1;              /* Config mode */
         uint32_t  SM:1;              /* Switching mode */
         uint32_t  PS:1;              /* Polarity Selection */
         uint32_t  FOM:3;             /* Fault Output Mode Selection */
         uint32_t  FOP:6;             /* Fault Output Prescaler */
      } B;
   } FCCU_CFG_32B_tag;

   typedef union {   /* FCCU CF Configuration Register 0 */
      uint32_t R;
      struct {
         uint32_t  CFC31:1;           /* CF 31 configuration */
         uint32_t  CFC30:1;           /* CF 30 configuration */
         uint32_t  CFC29:1;           /* CF 29 configuration */
         uint32_t  CFC28:1;           /* CF 28 configuration */
         uint32_t  CFC27:1;           /* CF 27 configuration */
         uint32_t  CFC26:1;           /* CF 26 configuration */
         uint32_t  CFC25:1;           /* CF 25 configuration */
         uint32_t  CFC24:1;           /* CF 24 configuration */
         uint32_t  CFC23:1;           /* CF 23 configuration */
         uint32_t  CFC22:1;           /* CF 22 configuration */
         uint32_t  CFC21:1;           /* CF 21 configuration */
         uint32_t  CFC20:1;           /* CF 20 configuration */
         uint32_t  CFC19:1;           /* CF 19 configuration */
         uint32_t  CFC18:1;           /* CF 18 configuration */
         uint32_t  CFC17:1;           /* CF 17 configuration */
         uint32_t  CFC16:1;           /* CF 16 configuration */
         uint32_t  CFC15:1;           /* CF 15 configuration */
         uint32_t  CFC14:1;           /* CF 14 configuration */
         uint32_t  CFC13:1;           /* CF 13 configuration */
         uint32_t  CFC12:1;           /* CF 12 configuration */
         uint32_t  CFC11:1;           /* CF 11 configuration */
         uint32_t  CFC10:1;           /* CF 10 configuration */
         uint32_t  CFC9:1;            /* CF 9 configuration */
         uint32_t  CFC8:1;            /* CF 8 configuration */
         uint32_t  CFC7:1;            /* CF 7 configuration */
         uint32_t  CFC6:1;            /* CF 6 configuration */
         uint32_t  CFC5:1;            /* CF 5 configuration */
         uint32_t  CFC4:1;            /* CF 4 configuration */
         uint32_t  CFC3:1;            /* CF 3 configuration */
         uint32_t  CFC2:1;            /* CF 2 configuration */
         uint32_t  CFC1:1;            /* CF 1 configuration */
         uint32_t  CFC0:1;            /* CF 0 configuration */
      } B;
   } FCCU_CF_CFG0_32B_tag;

   typedef union {   /* FCCU CF Configuration Register 1 */
      uint32_t R;
      struct {
         uint32_t  CFC63:1;           /* CF 63 configuration */
         uint32_t  CFC62:1;           /* CF 62 configuration */
         uint32_t  CFC61:1;           /* CF 61 configuration */
         uint32_t  CFC60:1;           /* CF 60 configuration */
         uint32_t  CFC59:1;           /* CF 59 configuration */
         uint32_t  CFC58:1;           /* CF 58 configuration */
         uint32_t  CFC57:1;           /* CF 57 configuration */
         uint32_t  CFC56:1;           /* CF 56 configuration */
         uint32_t  CFC55:1;           /* CF 55 configuration */
         uint32_t  CFC54:1;           /* CF 54 configuration */
         uint32_t  CFC53:1;           /* CF 53 configuration */
         uint32_t  CFC52:1;           /* CF 52 configuration */
         uint32_t  CFC51:1;           /* CF 51 configuration */
         uint32_t  CFC50:1;           /* CF 50 configuration */
         uint32_t  CFC49:1;           /* CF 49 configuration */
         uint32_t  CFC48:1;           /* CF 48 configuration */
         uint32_t  CFC47:1;           /* CF 47 configuration */
         uint32_t  CFC46:1;           /* CF 46 configuration */
         uint32_t  CFC45:1;           /* CF 45 configuration */
         uint32_t  CFC44:1;           /* CF 44 configuration */
         uint32_t  CFC43:1;           /* CF 43 configuration */
         uint32_t  CFC42:1;           /* CF 42 configuration */
         uint32_t  CFC41:1;           /* CF 41 configuration */
         uint32_t  CFC40:1;           /* CF 40 configuration */
         uint32_t  CFC39:1;           /* CF 39 configuration */
         uint32_t  CFC38:1;           /* CF 38 configuration */
         uint32_t  CFC37:1;           /* CF 37 configuration */
         uint32_t  CFC36:1;           /* CF 36 configuration */
         uint32_t  CFC35:1;           /* CF 35 configuration */
         uint32_t  CFC34:1;           /* CF 34 configuration */
         uint32_t  CFC33:1;           /* CF 33 configuration */
         uint32_t  CFC32:1;           /* CF 32 configuration */
      } B;
   } FCCU_CF_CFG1_32B_tag;

   typedef union {   /* FCCU CF Configuration Register 2 */
      uint32_t R;
      struct {
         uint32_t  CFC95:1;           /* CF 95 configuration */
         uint32_t  CFC94:1;           /* CF 94 configuration */
         uint32_t  CFC93:1;           /* CF 93 configuration */
         uint32_t  CFC92:1;           /* CF 92 configuration */
         uint32_t  CFC91:1;           /* CF 91 configuration */
         uint32_t  CFC90:1;           /* CF 90 configuration */
         uint32_t  CFC89:1;           /* CF 89 configuration */
         uint32_t  CFC88:1;           /* CF 88 configuration */
         uint32_t  CFC87:1;           /* CF 87 configuration */
         uint32_t  CFC86:1;           /* CF 86 configuration */
         uint32_t  CFC85:1;           /* CF 85 configuration */
         uint32_t  CFC84:1;           /* CF 84 configuration */
         uint32_t  CFC83:1;           /* CF 83 configuration */
         uint32_t  CFC82:1;           /* CF 82 configuration */
         uint32_t  CFC81:1;           /* CF 81 configuration */
         uint32_t  CFC80:1;           /* CF 80 configuration */
         uint32_t  CFC79:1;           /* CF 79 configuration */
         uint32_t  CFC78:1;           /* CF 78 configuration */
         uint32_t  CFC77:1;           /* CF 77 configuration */
         uint32_t  CFC76:1;           /* CF 76 configuration */
         uint32_t  CFC75:1;           /* CF 75 configuration */
         uint32_t  CFC74:1;           /* CF 74 configuration */
         uint32_t  CFC73:1;           /* CF 73 configuration */
         uint32_t  CFC72:1;           /* CF 72 configuration */
         uint32_t  CFC71:1;           /* CF 71 configuration */
         uint32_t  CFC70:1;           /* CF 70 configuration */
         uint32_t  CFC69:1;           /* CF 69 configuration */
         uint32_t  CFC68:1;           /* CF 68 configuration */
         uint32_t  CFC67:1;           /* CF 67 configuration */
         uint32_t  CFC66:1;           /* CF 66 configuration */
         uint32_t  CFC65:1;           /* CF 65 configuration */
         uint32_t  CFC64:1;           /* CF 64 configuration */
      } B;
   } FCCU_CF_CFG2_32B_tag;

   typedef union {   /* FCCU CF Configuration Register 3 */
      uint32_t R;
      struct {
         uint32_t  CFC127:1;          /* CF 127 configuration */
         uint32_t  CFC126:1;          /* CF 126 configuration */
         uint32_t  CFC125:1;          /* CF 125 configuration */
         uint32_t  CFC124:1;          /* CF 124 configuration */
         uint32_t  CFC123:1;          /* CF 123 configuration */
         uint32_t  CFC122:1;          /* CF 122 configuration */
         uint32_t  CFC121:1;          /* CF 121 configuration */
         uint32_t  CFC120:1;          /* CF 120 configuration */
         uint32_t  CFC119:1;          /* CF 119 configuration */
         uint32_t  CFC118:1;          /* CF 118 configuration */
         uint32_t  CFC117:1;          /* CF 117 configuration */
         uint32_t  CFC116:1;          /* CF 116 configuration */
         uint32_t  CFC115:1;          /* CF 115 configuration */
         uint32_t  CFC114:1;          /* CF 114 configuration */
         uint32_t  CFC113:1;          /* CF 113 configuration */
         uint32_t  CFC112:1;          /* CF 112 configuration */
         uint32_t  CFC111:1;          /* CF 111 configuration */
         uint32_t  CFC110:1;          /* CF 110 configuration */
         uint32_t  CFC109:1;          /* CF 109 configuration */
         uint32_t  CFC108:1;          /* CF 108 configuration */
         uint32_t  CFC107:1;          /* CF 107 configuration */
         uint32_t  CFC106:1;          /* CF 106 configuration */
         uint32_t  CFC105:1;          /* CF 105 configuration */
         uint32_t  CFC104:1;          /* CF 104 configuration */
         uint32_t  CFC103:1;          /* CF 103 configuration */
         uint32_t  CFC102:1;          /* CF 102 configuration */
         uint32_t  CFC101:1;          /* CF 101 configuration */
         uint32_t  CFC100:1;          /* CF 100 configuration */
         uint32_t  CFC99:1;           /* CF 99 configuration */
         uint32_t  CFC98:1;           /* CF 98 configuration */
         uint32_t  CFC97:1;           /* CF 97 configuration */
         uint32_t  CFC96:1;           /* CF 96 configuration */
      } B;
   } FCCU_CF_CFG3_32B_tag;

   typedef union {   /* FCCU NCF Configuration Register 0 */
      uint32_t R;
      struct {
         uint32_t  NCFC31:1;          /* NCF 31 configuration */
         uint32_t  NCFC30:1;          /* NCF 30 configuration */
         uint32_t  NCFC29:1;          /* NCF 29 configuration */
         uint32_t  NCFC28:1;          /* NCF 28 configuration */
         uint32_t  NCFC27:1;          /* NCF 27 configuration */
         uint32_t  NCFC26:1;          /* NCF 26 configuration */
         uint32_t  NCFC25:1;          /* NCF 25 configuration */
         uint32_t  NCFC24:1;          /* NCF 24 configuration */
         uint32_t  NCFC23:1;          /* NCF 23 configuration */
         uint32_t  NCFC22:1;          /* NCF 22 configuration */
         uint32_t  NCFC21:1;          /* NCF 21 configuration */
         uint32_t  NCFC20:1;          /* NCF 20 configuration */
         uint32_t  NCFC19:1;          /* NCF 19 configuration */
         uint32_t  NCFC18:1;          /* NCF 18 configuration */
         uint32_t  NCFC17:1;          /* NCF 17 configuration */
         uint32_t  NCFC16:1;          /* NCF 16 configuration */
         uint32_t  NCFC15:1;          /* NCF 15 configuration */
         uint32_t  NCFC14:1;          /* NCF 14 configuration */
         uint32_t  NCFC13:1;          /* NCF 13 configuration */
         uint32_t  NCFC12:1;          /* NCF 12 configuration */
         uint32_t  NCFC11:1;          /* NCF 11 configuration */
         uint32_t  NCFC10:1;          /* NCF 10 configuration */
         uint32_t  NCFC9:1;           /* NCF 9 configuration */
         uint32_t  NCFC8:1;           /* NCF 8 configuration */
         uint32_t  NCFC7:1;           /* NCF 7 configuration */
         uint32_t  NCFC6:1;           /* NCF 6 configuration */
         uint32_t  NCFC5:1;           /* NCF 5 configuration */
         uint32_t  NCFC4:1;           /* NCF 4 configuration */
         uint32_t  NCFC3:1;           /* NCF 3 configuration */
         uint32_t  NCFC2:1;           /* NCF 2 configuration */
         uint32_t  NCFC1:1;           /* NCF 1 configuration */
         uint32_t  NCFC0:1;           /* NCF 0 configuration */
      } B;
   } FCCU_NCF_CFG0_32B_tag;

   typedef union {   /* FCCU NCF Configuration Register 1 */
      uint32_t R;
      struct {
         uint32_t  NCFC63:1;          /* NCF 63 configuration */
         uint32_t  NCFC62:1;          /* NCF 62 configuration */
         uint32_t  NCFC61:1;          /* NCF 61 configuration */
         uint32_t  NCFC60:1;          /* NCF 60 configuration */
         uint32_t  NCFC59:1;          /* NCF 59 configuration */
         uint32_t  NCFC58:1;          /* NCF 58 configuration */
         uint32_t  NCFC57:1;          /* NCF 57 configuration */
         uint32_t  NCFC56:1;          /* NCF 56 configuration */
         uint32_t  NCFC55:1;          /* NCF 55 configuration */
         uint32_t  NCFC54:1;          /* NCF 54 configuration */
         uint32_t  NCFC53:1;          /* NCF 53 configuration */
         uint32_t  NCFC52:1;          /* NCF 52 configuration */
         uint32_t  NCFC51:1;          /* NCF 51 configuration */
         uint32_t  NCFC50:1;          /* NCF 50 configuration */
         uint32_t  NCFC49:1;          /* NCF 49 configuration */
         uint32_t  NCFC48:1;          /* NCF 48 configuration */
         uint32_t  NCFC47:1;          /* NCF 47 configuration */
         uint32_t  NCFC46:1;          /* NCF 46 configuration */
         uint32_t  NCFC45:1;          /* NCF 45 configuration */
         uint32_t  NCFC44:1;          /* NCF 44 configuration */
         uint32_t  NCFC43:1;          /* NCF 43 configuration */
         uint32_t  NCFC42:1;          /* NCF 42 configuration */
         uint32_t  NCFC41:1;          /* NCF 41 configuration */
         uint32_t  NCFC40:1;          /* NCF 40 configuration */
         uint32_t  NCFC39:1;          /* NCF 39 configuration */
         uint32_t  NCFC38:1;          /* NCF 38 configuration */
         uint32_t  NCFC37:1;          /* NCF 37 configuration */
         uint32_t  NCFC36:1;          /* NCF 36 configuration */
         uint32_t  NCFC35:1;          /* NCF 35 configuration */
         uint32_t  NCFC34:1;          /* NCF 34 configuration */
         uint32_t  NCFC33:1;          /* NCF 33 configuration */
         uint32_t  NCFC32:1;          /* NCF 32 configuration */
      } B;
   } FCCU_NCF_CFG1_32B_tag;

   typedef union {   /* FCCU NCF Configuration Register 2 */
      uint32_t R;
      struct {
         uint32_t  NCFC95:1;          /* NCF 95 configuration */
         uint32_t  NCFC94:1;          /* NCF 94 configuration */
         uint32_t  NCFC93:1;          /* NCF 93 configuration */
         uint32_t  NCFC92:1;          /* NCF 92 configuration */
         uint32_t  NCFC91:1;          /* NCF 91 configuration */
         uint32_t  NCFC90:1;          /* NCF 90 configuration */
         uint32_t  NCFC89:1;          /* NCF 89 configuration */
         uint32_t  NCFC88:1;          /* NCF 88 configuration */
         uint32_t  NCFC87:1;          /* NCF 87 configuration */
         uint32_t  NCFC86:1;          /* NCF 86 configuration */
         uint32_t  NCFC85:1;          /* NCF 85 configuration */
         uint32_t  NCFC84:1;          /* NCF 84 configuration */
         uint32_t  NCFC83:1;          /* NCF 83 configuration */
         uint32_t  NCFC82:1;          /* NCF 82 configuration */
         uint32_t  NCFC81:1;          /* NCF 81 configuration */
         uint32_t  NCFC80:1;          /* NCF 80 configuration */
         uint32_t  NCFC79:1;          /* NCF 79 configuration */
         uint32_t  NCFC78:1;          /* NCF 78 configuration */
         uint32_t  NCFC77:1;          /* NCF 77 configuration */
         uint32_t  NCFC76:1;          /* NCF 76 configuration */
         uint32_t  NCFC75:1;          /* NCF 75 configuration */
         uint32_t  NCFC74:1;          /* NCF 74 configuration */
         uint32_t  NCFC73:1;          /* NCF 73 configuration */
         uint32_t  NCFC72:1;          /* NCF 72 configuration */
         uint32_t  NCFC71:1;          /* NCF 71 configuration */
         uint32_t  NCFC70:1;          /* NCF 70 configuration */
         uint32_t  NCFC69:1;          /* NCF 69 configuration */
         uint32_t  NCFC68:1;          /* NCF 68 configuration */
         uint32_t  NCFC67:1;          /* NCF 67 configuration */
         uint32_t  NCFC66:1;          /* NCF 66 configuration */
         uint32_t  NCFC65:1;          /* NCF 65 configuration */
         uint32_t  NCFC64:1;          /* NCF 64 configuration */
      } B;
   } FCCU_NCF_CFG2_32B_tag;

   typedef union {   /* FCCU NCF Configuration Register 3 */
      uint32_t R;
      struct {
         uint32_t  NCFC127:1;         /* NCF 127 configuration */
         uint32_t  NCFC126:1;         /* NCF 126 configuration */
         uint32_t  NCFC125:1;         /* NCF 125 configuration */
         uint32_t  NCFC124:1;         /* NCF 124 configuration */
         uint32_t  NCFC123:1;         /* NCF 123 configuration */
         uint32_t  NCFC122:1;         /* NCF 122 configuration */
         uint32_t  NCFC121:1;         /* NCF 121 configuration */
         uint32_t  NCFC120:1;         /* NCF 120 configuration */
         uint32_t  NCFC119:1;         /* NCF 119 configuration */
         uint32_t  NCFC118:1;         /* NCF 118 configuration */
         uint32_t  NCFC117:1;         /* NCF 117 configuration */
         uint32_t  NCFC116:1;         /* NCF 116 configuration */
         uint32_t  NCFC115:1;         /* NCF 115 configuration */
         uint32_t  NCFC114:1;         /* NCF 114 configuration */
         uint32_t  NCFC113:1;         /* NCF 113 configuration */
         uint32_t  NCFC112:1;         /* NCF 112 configuration */
         uint32_t  NCFC111:1;         /* NCF 111 configuration */
         uint32_t  NCFC110:1;         /* NCF 110 configuration */
         uint32_t  NCFC109:1;         /* NCF 109 configuration */
         uint32_t  NCFC108:1;         /* NCF 108 configuration */
         uint32_t  NCFC107:1;         /* NCF 107 configuration */
         uint32_t  NCFC106:1;         /* NCF 106 configuration */
         uint32_t  NCFC105:1;         /* NCF 105 configuration */
         uint32_t  NCFC104:1;         /* NCF 104 configuration */
         uint32_t  NCFC103:1;         /* NCF 103 configuration */
         uint32_t  NCFC102:1;         /* NCF 102 configuration */
         uint32_t  NCFC101:1;         /* NCF 101 configuration */
         uint32_t  NCFC100:1;         /* NCF 100 configuration */
         uint32_t  NCFC99:1;          /* NCF 99 configuration */
         uint32_t  NCFC98:1;          /* NCF 98 configuration */
         uint32_t  NCFC97:1;          /* NCF 97 configuration */
         uint32_t  NCFC96:1;          /* NCF 96 configuration */
      } B;
   } FCCU_NCF_CFG3_32B_tag;

   typedef union {   /* FCCU CFS Configuration Register 0 */
      uint32_t R;
      struct {
         uint32_t  CFSC15:2;          /* CF 15 state configuration */
         uint32_t  CFSC14:2;          /* CF 14 state configuration */
         uint32_t  CFSC13:2;          /* CF 13 state configuration */
         uint32_t  CFSC12:2;          /* CF 12 state configuration */
         uint32_t  CFSC11:2;          /* CF 11 state configuration */
         uint32_t  CFSC10:2;          /* CF 10 state configuration */
         uint32_t  CFSC9:2;           /* CF 9 state configuration */
         uint32_t  CFSC8:2;           /* CF 8 state configuration */
         uint32_t  CFSC7:2;           /* CF 7 state configuration */
         uint32_t  CFSC6:2;           /* CF 6 state configuration */
         uint32_t  CFSC5:2;           /* CF 5 state configuration */
         uint32_t  CFSC4:2;           /* CF 4 state configuration */
         uint32_t  CFSC3:2;           /* CF 3 state configuration */
         uint32_t  CFSC2:2;           /* CF 2 state configuration */
         uint32_t  CFSC1:2;           /* CF 1 state configuration */
         uint32_t  CFSC0:2;           /* CF 0 state configuration */
      } B;
   } FCCU_CFS_CFG0_32B_tag;

   typedef union {   /* FCCU CFS Configuration Register 1 */
      uint32_t R;
      struct {
         uint32_t  CFSC31:2;          /* CF 31 state configuration */
         uint32_t  CFSC30:2;          /* CF 30 state configuration */
         uint32_t  CFSC29:2;          /* CF 29 state configuration */
         uint32_t  CFSC28:2;          /* CF 28 state configuration */
         uint32_t  CFSC27:2;          /* CF 27 state configuration */
         uint32_t  CFSC26:2;          /* CF 26 state configuration */
         uint32_t  CFSC25:2;          /* CF 25 state configuration */
         uint32_t  CFSC24:2;          /* CF 24 state configuration */
         uint32_t  CFSC23:2;          /* CF 23 state configuration */
         uint32_t  CFSC22:2;          /* CF 22 state configuration */
         uint32_t  CFSC21:2;          /* CF 21 state configuration */
         uint32_t  CFSC20:2;          /* CF 20 state configuration */
         uint32_t  CFSC19:2;          /* CF 19 state configuration */
         uint32_t  CFSC18:2;          /* CF 18 state configuration */
         uint32_t  CFSC17:2;          /* CF 17 state configuration */
         uint32_t  CFSC16:2;          /* CF 16 state configuration */
      } B;
   } FCCU_CFS_CFG1_32B_tag;

   typedef union {   /* FCCU CFS Configuration Register 2 */
      uint32_t R;
      struct {
         uint32_t  CFSC47:2;          /* CF 47 state configuration */
         uint32_t  CFSC46:2;          /* CF 46 state configuration */
         uint32_t  CFSC45:2;          /* CF 45 state configuration */
         uint32_t  CFSC44:2;          /* CF 44 state configuration */
         uint32_t  CFSC43:2;          /* CF 43 state configuration */
         uint32_t  CFSC42:2;          /* CF 42 state configuration */
         uint32_t  CFSC41:2;          /* CF 41 state configuration */
         uint32_t  CFSC40:2;          /* CF 40 state configuration */
         uint32_t  CFSC39:2;          /* CF 39 state configuration */
         uint32_t  CFSC38:2;          /* CF 38 state configuration */
         uint32_t  CFSC37:2;          /* CF 37 state configuration */
         uint32_t  CFSC36:2;          /* CF 36 state configuration */
         uint32_t  CFSC35:2;          /* CF 35 state configuration */
         uint32_t  CFSC34:2;          /* CF 34 state configuration */
         uint32_t  CFSC33:2;          /* CF 33 state configuration */
         uint32_t  CFSC32:2;          /* CF 32 state configuration */
      } B;
   } FCCU_CFS_CFG2_32B_tag;

   typedef union {   /* FCCU CFS Configuration Register 3 */
      uint32_t R;
      struct {
         uint32_t  CFSC63:2;          /* CF 63 state configuration */
         uint32_t  CFSC62:2;          /* CF 62 state configuration */
         uint32_t  CFSC61:2;          /* CF 61 state configuration */
         uint32_t  CFSC60:2;          /* CF 60 state configuration */
         uint32_t  CFSC59:2;          /* CF 59 state configuration */
         uint32_t  CFSC58:2;          /* CF 58 state configuration */
         uint32_t  CFSC57:2;          /* CF 57 state configuration */
         uint32_t  CFSC56:2;          /* CF 56 state configuration */
         uint32_t  CFSC55:2;          /* CF 55 state configuration */
         uint32_t  CFSC54:2;          /* CF 54 state configuration */
         uint32_t  CFSC53:2;          /* CF 53 state configuration */
         uint32_t  CFSC52:2;          /* CF 52 state configuration */
         uint32_t  CFSC51:2;          /* CF 51 state configuration */
         uint32_t  CFSC50:2;          /* CF 50 state configuration */
         uint32_t  CFSC49:2;          /* CF 49 state configuration */
         uint32_t  CFSC48:2;          /* CF 48 state configuration */
      } B;
   } FCCU_CFS_CFG3_32B_tag;

   typedef union {   /* FCCU CFS Configuration Register 4 */
      uint32_t R;
      struct {
         uint32_t  CFSC79:2;          /* CF 79 state configuration */
         uint32_t  CFSC78:2;          /* CF 78 state configuration */
         uint32_t  CFSC77:2;          /* CF 77 state configuration */
         uint32_t  CFSC76:2;          /* CF 76 state configuration */
         uint32_t  CFSC75:2;          /* CF 75 state configuration */
         uint32_t  CFSC74:2;          /* CF 74 state configuration */
         uint32_t  CFSC73:2;          /* CF 73 state configuration */
         uint32_t  CFSC72:2;          /* CF 72 state configuration */
         uint32_t  CFSC71:2;          /* CF 71 state configuration */
         uint32_t  CFSC70:2;          /* CF 70 state configuration */
         uint32_t  CFSC69:2;          /* CF 69 state configuration */
         uint32_t  CFSC68:2;          /* CF 68 state configuration */
         uint32_t  CFSC67:2;          /* CF 67 state configuration */
         uint32_t  CFSC66:2;          /* CF 66 state configuration */
         uint32_t  CFSC65:2;          /* CF 65 state configuration */
         uint32_t  CFSC64:2;          /* CF 64 state configuration */
      } B;
   } FCCU_CFS_CFG4_32B_tag;

   typedef union {   /* FCCU CFS Configuration Register 5 */
      uint32_t R;
      struct {
         uint32_t  CFSC95:2;          /* CF 95 state configuration */
         uint32_t  CFSC94:2;          /* CF 94 state configuration */
         uint32_t  CFSC93:2;          /* CF 93 state configuration */
         uint32_t  CFSC92:2;          /* CF 92 state configuration */
         uint32_t  CFSC91:2;          /* CF 91 state configuration */
         uint32_t  CFSC90:2;          /* CF 90 state configuration */
         uint32_t  CFSC89:2;          /* CF 89 state configuration */
         uint32_t  CFSC88:2;          /* CF 88 state configuration */
         uint32_t  CFSC87:2;          /* CF 87 state configuration */
         uint32_t  CFSC86:2;          /* CF 86 state configuration */
         uint32_t  CFSC85:2;          /* CF 85 state configuration */
         uint32_t  CFSC84:2;          /* CF 84 state configuration */
         uint32_t  CFSC83:2;          /* CF 83 state configuration */
         uint32_t  CFSC82:2;          /* CF 82 state configuration */
         uint32_t  CFSC81:2;          /* CF 81 state configuration */
         uint32_t  CFSC80:2;          /* CF 80 state configuration */
      } B;
   } FCCU_CFS_CFG5_32B_tag;

   typedef union {   /* FCCU CFS Configuration Register 6 */
      uint32_t R;
      struct {
         uint32_t  CFSC111:2;         /* CF 111 state configuration */
         uint32_t  CFSC110:2;         /* CF 110 state configuration */
         uint32_t  CFSC109:2;         /* CF 109 state configuration */
         uint32_t  CFSC108:2;         /* CF 108 state configuration */
         uint32_t  CFSC107:2;         /* CF 107 state configuration */
         uint32_t  CFSC106:2;         /* CF 106 state configuration */
         uint32_t  CFSC105:2;         /* CF 105 state configuration */
         uint32_t  CFSC104:2;         /* CF 104 state configuration */
         uint32_t  CFSC103:2;         /* CF 103 state configuration */
         uint32_t  CFSC102:2;         /* CF 102 state configuration */
         uint32_t  CFSC101:2;         /* CF 101 state configuration */
         uint32_t  CFSC100:2;         /* CF 100 state configuration */
         uint32_t  CFSC99:2;          /* CF 99 state configuration */
         uint32_t  CFSC98:2;          /* CF 98 state configuration */
         uint32_t  CFSC97:2;          /* CF 97 state configuration */
         uint32_t  CFSC96:2;          /* CF 96 state configuration */
      } B;
   } FCCU_CFS_CFG6_32B_tag;

   typedef union {   /* FCCU CFS Configuration Register 7 */
      uint32_t R;
      struct {
         uint32_t  CFSC127:2;         /* CF 127 state configuration */
         uint32_t  CFSC126:2;         /* CF 126 state configuration */
         uint32_t  CFSC125:2;         /* CF 125 state configuration */
         uint32_t  CFSC124:2;         /* CF 124 state configuration */
         uint32_t  CFSC123:2;         /* CF 123 state configuration */
         uint32_t  CFSC122:2;         /* CF 122 state configuration */
         uint32_t  CFSC121:2;         /* CF 121 state configuration */
         uint32_t  CFSC120:2;         /* CF 120 state configuration */
         uint32_t  CFSC119:2;         /* CF 119 state configuration */
         uint32_t  CFSC118:2;         /* CF 118 state configuration */
         uint32_t  CFSC117:2;         /* CF 117 state configuration */
         uint32_t  CFSC116:2;         /* CF 116 state configuration */
         uint32_t  CFSC115:2;         /* CF 115 state configuration */
         uint32_t  CFSC114:2;         /* CF 114 state configuration */
         uint32_t  CFSC113:2;         /* CF 113 state configuration */
         uint32_t  CFSC112:2;         /* CF 112 state configuration */
      } B;
   } FCCU_CFS_CFG7_32B_tag;

   typedef union {   /* FCCU NCFS Configuration Register 0 */
      uint32_t R;
      struct {
         uint32_t  NCFSC15:2;         /* NCF 15 state configuration */
         uint32_t  NCFSC14:2;         /* NCF 14 state configuration */
         uint32_t  NCFSC13:2;         /* NCF 13 state configuration */
         uint32_t  NCFSC12:2;         /* NCF 12 state configuration */
         uint32_t  NCFSC11:2;         /* NCF 11 state configuration */
         uint32_t  NCFSC10:2;         /* NCF 10 state configuration */
         uint32_t  NCFSC9:2;          /* NCF 9 state configuration */
         uint32_t  NCFSC8:2;          /* NCF 8 state configuration */
         uint32_t  NCFSC7:2;          /* NCF 7 state configuration */
         uint32_t  NCFSC6:2;          /* NCF 6 state configuration */
         uint32_t  NCFSC5:2;          /* NCF 5 state configuration */
         uint32_t  NCFSC4:2;          /* NCF 4 state configuration */
         uint32_t  NCFSC3:2;          /* NCF 3 state configuration */
         uint32_t  NCFSC2:2;          /* NCF 2 state configuration */
         uint32_t  NCFSC1:2;          /* NCF 1 state configuration */
         uint32_t  NCFSC0:2;          /* NCF 0 state configuration */
      } B;
   } FCCU_NCFS_CFG0_32B_tag;

   typedef union {   /* FCCU NCFS Configuration Register 1 */
      uint32_t R;
      struct {
         uint32_t  NCFSC31:2;         /* NCF 31 state configuration */
         uint32_t  NCFSC30:2;         /* NCF 30 state configuration */
         uint32_t  NCFSC29:2;         /* NCF 29 state configuration */
         uint32_t  NCFSC28:2;         /* NCF 28 state configuration */
         uint32_t  NCFSC27:2;         /* NCF 27 state configuration */
         uint32_t  NCFSC26:2;         /* NCF 26 state configuration */
         uint32_t  NCFSC25:2;         /* NCF 25 state configuration */
         uint32_t  NCFSC24:2;         /* NCF 24 state configuration */
         uint32_t  NCFSC23:2;         /* NCF 23 state configuration */
         uint32_t  NCFSC22:2;         /* NCF 22 state configuration */
         uint32_t  NCFSC21:2;         /* NCF 21 state configuration */
         uint32_t  NCFSC20:2;         /* NCF 20 state configuration */
         uint32_t  NCFSC19:2;         /* NCF 19 state configuration */
         uint32_t  NCFSC18:2;         /* NCF 18 state configuration */
         uint32_t  NCFSC17:2;         /* NCF 17 state configuration */
         uint32_t  NCFSC16:2;         /* NCF 16 state configuration */
      } B;
   } FCCU_NCFS_CFG1_32B_tag;

   typedef union {   /* FCCU NCFS Configuration Register 2 */
      uint32_t R;
      struct {
         uint32_t  NCFSC47:2;         /* NCF 47 state configuration */
         uint32_t  NCFSC46:2;         /* NCF 46 state configuration */
         uint32_t  NCFSC45:2;         /* NCF 45 state configuration */
         uint32_t  NCFSC44:2;         /* NCF 44 state configuration */
         uint32_t  NCFSC43:2;         /* NCF 43 state configuration */
         uint32_t  NCFSC42:2;         /* NCF 42 state configuration */
         uint32_t  NCFSC41:2;         /* NCF 41 state configuration */
         uint32_t  NCFSC40:2;         /* NCF 40 state configuration */
         uint32_t  NCFSC39:2;         /* NCF 39 state configuration */
         uint32_t  NCFSC38:2;         /* NCF 38 state configuration */
         uint32_t  NCFSC37:2;         /* NCF 37 state configuration */
         uint32_t  NCFSC36:2;         /* NCF 36 state configuration */
         uint32_t  NCFSC35:2;         /* NCF 35 state configuration */
         uint32_t  NCFSC34:2;         /* NCF 34 state configuration */
         uint32_t  NCFSC33:2;         /* NCF 33 state configuration */
         uint32_t  NCFSC32:2;         /* NCF 32 state configuration */
      } B;
   } FCCU_NCFS_CFG2_32B_tag;

   typedef union {   /* FCCU NCFS Configuration Register 3 */
      uint32_t R;
      struct {
         uint32_t  NCFSC63:2;         /* NCF 63 state configuration */
         uint32_t  NCFSC62:2;         /* NCF 62 state configuration */
         uint32_t  NCFSC61:2;         /* NCF 61 state configuration */
         uint32_t  NCFSC60:2;         /* NCF 60 state configuration */
         uint32_t  NCFSC59:2;         /* NCF 59 state configuration */
         uint32_t  NCFSC58:2;         /* NCF 58 state configuration */
         uint32_t  NCFSC57:2;         /* NCF 57 state configuration */
         uint32_t  NCFSC56:2;         /* NCF 56 state configuration */
         uint32_t  NCFSC55:2;         /* NCF 55 state configuration */
         uint32_t  NCFSC54:2;         /* NCF 54 state configuration */
         uint32_t  NCFSC53:2;         /* NCF 53 state configuration */
         uint32_t  NCFSC52:2;         /* NCF 52 state configuration */
         uint32_t  NCFSC51:2;         /* NCF 51 state configuration */
         uint32_t  NCFSC50:2;         /* NCF 50 state configuration */
         uint32_t  NCFSC49:2;         /* NCF 49 state configuration */
         uint32_t  NCFSC48:2;         /* NCF 48 state configuration */
      } B;
   } FCCU_NCFS_CFG3_32B_tag;

   typedef union {   /* FCCU NCFS Configuration Register 4 */
      uint32_t R;
      struct {
         uint32_t  NCFSC79:2;         /* NCF 79 state configuration */
         uint32_t  NCFSC78:2;         /* NCF 78 state configuration */
         uint32_t  NCFSC77:2;         /* NCF 77 state configuration */
         uint32_t  NCFSC76:2;         /* NCF 76 state configuration */
         uint32_t  NCFSC75:2;         /* NCF 75 state configuration */
         uint32_t  NCFSC74:2;         /* NCF 74 state configuration */
         uint32_t  NCFSC73:2;         /* NCF 73 state configuration */
         uint32_t  NCFSC72:2;         /* NCF 72 state configuration */
         uint32_t  NCFSC71:2;         /* NCF 71 state configuration */
         uint32_t  NCFSC70:2;         /* NCF 70 state configuration */
         uint32_t  NCFSC69:2;         /* NCF 69 state configuration */
         uint32_t  NCFSC68:2;         /* NCF 68 state configuration */
         uint32_t  NCFSC67:2;         /* NCF 67 state configuration */
         uint32_t  NCFSC66:2;         /* NCF 66 state configuration */
         uint32_t  NCFSC65:2;         /* NCF 65 state configuration */
         uint32_t  NCFSC64:2;         /* NCF 64 state configuration */
      } B;
   } FCCU_NCFS_CFG4_32B_tag;

   typedef union {   /* FCCU NCFS Configuration Register 5 */
      uint32_t R;
      struct {
         uint32_t  NCFSC95:2;         /* NCF 95 state configuration */
         uint32_t  NCFSC94:2;         /* NCF 94 state configuration */
         uint32_t  NCFSC93:2;         /* NCF 93 state configuration */
         uint32_t  NCFSC92:2;         /* NCF 92 state configuration */
         uint32_t  NCFSC91:2;         /* NCF 91 state configuration */
         uint32_t  NCFSC90:2;         /* NCF 90 state configuration */
         uint32_t  NCFSC89:2;         /* NCF 89 state configuration */
         uint32_t  NCFSC88:2;         /* NCF 88 state configuration */
         uint32_t  NCFSC87:2;         /* NCF 87 state configuration */
         uint32_t  NCFSC86:2;         /* NCF 86 state configuration */
         uint32_t  NCFSC85:2;         /* NCF 85 state configuration */
         uint32_t  NCFSC84:2;         /* NCF 84 state configuration */
         uint32_t  NCFSC83:2;         /* NCF 83 state configuration */
         uint32_t  NCFSC82:2;         /* NCF 82 state configuration */
         uint32_t  NCFSC81:2;         /* NCF 81 state configuration */
         uint32_t  NCFSC80:2;         /* NCF 80 state configuration */
      } B;
   } FCCU_NCFS_CFG5_32B_tag;

   typedef union {   /* FCCU NCFS Configuration Register 6 */
      uint32_t R;
      struct {
         uint32_t  NCFSC111:2;        /* NCF 111 state configuration */
         uint32_t  NCFSC110:2;        /* NCF 110 state configuration */
         uint32_t  NCFSC109:2;        /* NCF 109 state configuration */
         uint32_t  NCFSC108:2;        /* NCF 108 state configuration */
         uint32_t  NCFSC107:2;        /* NCF 107 state configuration */
         uint32_t  NCFSC106:2;        /* NCF 106 state configuration */
         uint32_t  NCFSC105:2;        /* NCF 105 state configuration */
         uint32_t  NCFSC104:2;        /* NCF 104 state configuration */
         uint32_t  NCFSC103:2;        /* NCF 103 state configuration */
         uint32_t  NCFSC102:2;        /* NCF 102 state configuration */
         uint32_t  NCFSC101:2;        /* NCF 101 state configuration */
         uint32_t  NCFSC100:2;        /* NCF 100 state configuration */
         uint32_t  NCFSC99:2;         /* NCF 99 state configuration */
         uint32_t  NCFSC98:2;         /* NCF 98 state configuration */
         uint32_t  NCFSC97:2;         /* NCF 97 state configuration */
         uint32_t  NCFSC96:2;         /* NCF 96 state configuration */
      } B;
   } FCCU_NCFS_CFG6_32B_tag;

   typedef union {   /* FCCU NCFS Configuration Register 7 */
      uint32_t R;
      struct {
         uint32_t  NCFSC127:2;        /* NCF 127 state configuration */
         uint32_t  NCFSC126:2;        /* NCF 126 state configuration */
         uint32_t  NCFSC125:2;        /* NCF 125 state configuration */
         uint32_t  NCFSC124:2;        /* NCF 124 state configuration */
         uint32_t  NCFSC123:2;        /* NCF 123 state configuration */
         uint32_t  NCFSC122:2;        /* NCF 122 state configuration */
         uint32_t  NCFSC121:2;        /* NCF 121 state configuration */
         uint32_t  NCFSC120:2;        /* NCF 120 state configuration */
         uint32_t  NCFSC119:2;        /* NCF 119 state configuration */
         uint32_t  NCFSC118:2;        /* NCF 118 state configuration */
         uint32_t  NCFSC117:2;        /* NCF 117 state configuration */
         uint32_t  NCFSC116:2;        /* NCF 116 state configuration */
         uint32_t  NCFSC115:2;        /* NCF 115 state configuration */
         uint32_t  NCFSC114:2;        /* NCF 114 state configuration */
         uint32_t  NCFSC113:2;        /* NCF 113 state configuration */
         uint32_t  NCFSC112:2;        /* NCF 112 state configuration */
      } B;
   } FCCU_NCFS_CFG7_32B_tag;

   typedef union {   /* FCCU CF Status Register 0 */
      uint32_t R;
      struct {
         uint32_t  CFS31:1;           /* CF 31 status */
         uint32_t  CFS30:1;           /* CF 30 status */
         uint32_t  CFS29:1;           /* CF 29 status */
         uint32_t  CFS28:1;           /* CF 28 status */
         uint32_t  CFS27:1;           /* CF 27 status */
         uint32_t  CFS26:1;           /* CF 26 status */
         uint32_t  CFS25:1;           /* CF 25 status */
         uint32_t  CFS24:1;           /* CF 24 status */
         uint32_t  CFS23:1;           /* CF 23 status */
         uint32_t  CFS22:1;           /* CF 22 status */
         uint32_t  CFS21:1;           /* CF 21 status */
         uint32_t  CFS20:1;           /* CF 20 status */
         uint32_t  CFS19:1;           /* CF 19 status */
         uint32_t  CFS18:1;           /* CF 18 status */
         uint32_t  CFS17:1;           /* CF 17 status */
         uint32_t  CFS16:1;           /* CF 16 status */
         uint32_t  CFS15:1;           /* CF 15 status */
         uint32_t  CFS14:1;           /* CF 14 status */
         uint32_t  CFS13:1;           /* CF 13 status */
         uint32_t  CFS12:1;           /* CF 12 status */
         uint32_t  CFS11:1;           /* CF 11 status */
         uint32_t  CFS10:1;           /* CF 10 status */
         uint32_t  CFS9:1;            /* CF 9 status */
         uint32_t  CFS8:1;            /* CF 8 status */
         uint32_t  CFS7:1;            /* CF 7 status */
         uint32_t  CFS6:1;            /* CF 6 status */
         uint32_t  CFS5:1;            /* CF 5 status */
         uint32_t  CFS4:1;            /* CF 4 status */
         uint32_t  CFS3:1;            /* CF 3 status */
         uint32_t  CFS2:1;            /* CF 2 status */
         uint32_t  CFS1:1;            /* CF 1 status */
         uint32_t  CFS0:1;            /* CF 0 status */
      } B;
   } FCCU_CFS0_32B_tag;

   typedef union {   /* FCCU CF Status Register 1 */
      uint32_t R;
      struct {
         uint32_t  CFS63:1;           /* CF 63 status */
         uint32_t  CFS62:1;           /* CF 62 status */
         uint32_t  CFS61:1;           /* CF 61 status */
         uint32_t  CFS60:1;           /* CF 60 status */
         uint32_t  CFS59:1;           /* CF 59 status */
         uint32_t  CFS58:1;           /* CF 58 status */
         uint32_t  CFS57:1;           /* CF 57 status */
         uint32_t  CFS56:1;           /* CF 56 status */
         uint32_t  CFS55:1;           /* CF 55 status */
         uint32_t  CFS54:1;           /* CF 54 status */
         uint32_t  CFS53:1;           /* CF 53 status */
         uint32_t  CFS52:1;           /* CF 52 status */
         uint32_t  CFS51:1;           /* CF 51 status */
         uint32_t  CFS50:1;           /* CF 50 status */
         uint32_t  CFS49:1;           /* CF 49 status */
         uint32_t  CFS48:1;           /* CF 48 status */
         uint32_t  CFS47:1;           /* CF 47 status */
         uint32_t  CFS46:1;           /* CF 46 status */
         uint32_t  CFS45:1;           /* CF 45 status */
         uint32_t  CFS44:1;           /* CF 44 status */
         uint32_t  CFS43:1;           /* CF 43 status */
         uint32_t  CFS42:1;           /* CF 42 status */
         uint32_t  CFS41:1;           /* CF 41 status */
         uint32_t  CFS40:1;           /* CF 40 status */
         uint32_t  CFS39:1;           /* CF 39 status */
         uint32_t  CFS38:1;           /* CF 38 status */
         uint32_t  CFS37:1;           /* CF 37 status */
         uint32_t  CFS36:1;           /* CF 36 status */
         uint32_t  CFS35:1;           /* CF 35 status */
         uint32_t  CFS34:1;           /* CF 34 status */
         uint32_t  CFS33:1;           /* CF 33 status */
         uint32_t  CFS32:1;           /* CF 32 status */
      } B;
   } FCCU_CFS1_32B_tag;

   typedef union {   /* FCCU CF Status Register 2 */
      uint32_t R;
      struct {
         uint32_t  CFS95:1;           /* CF 95 status */
         uint32_t  CFS94:1;           /* CF 94 status */
         uint32_t  CFS93:1;           /* CF 93 status */
         uint32_t  CFS92:1;           /* CF 92 status */
         uint32_t  CFS91:1;           /* CF 91 status */
         uint32_t  CFS90:1;           /* CF 90 status */
         uint32_t  CFS89:1;           /* CF 89 status */
         uint32_t  CFS88:1;           /* CF 88 status */
         uint32_t  CFS87:1;           /* CF 87 status */
         uint32_t  CFS86:1;           /* CF 86 status */
         uint32_t  CFS85:1;           /* CF 85 status */
         uint32_t  CFS84:1;           /* CF 84 status */
         uint32_t  CFS83:1;           /* CF 83 status */
         uint32_t  CFS82:1;           /* CF 82 status */
         uint32_t  CFS81:1;           /* CF 81 status */
         uint32_t  CFS80:1;           /* CF 80 status */
         uint32_t  CFS79:1;           /* CF 79 status */
         uint32_t  CFS78:1;           /* CF 78 status */
         uint32_t  CFS77:1;           /* CF 77 status */
         uint32_t  CFS76:1;           /* CF 76 status */
         uint32_t  CFS75:1;           /* CF 75 status */
         uint32_t  CFS74:1;           /* CF 74 status */
         uint32_t  CFS73:1;           /* CF 73 status */
         uint32_t  CFS72:1;           /* CF 72 status */
         uint32_t  CFS71:1;           /* CF 71 status */
         uint32_t  CFS70:1;           /* CF 70 status */
         uint32_t  CFS69:1;           /* CF 69 status */
         uint32_t  CFS68:1;           /* CF 68 status */
         uint32_t  CFS67:1;           /* CF 67 status */
         uint32_t  CFS66:1;           /* CF 66 status */
         uint32_t  CFS65:1;           /* CF 65 status */
         uint32_t  CFS64:1;           /* CF 64 status */
      } B;
   } FCCU_CFS2_32B_tag;

   typedef union {   /* FCCU CF Status Register 3 */
      uint32_t R;
      struct {
         uint32_t  CFS127:1;          /* CF 127 status */
         uint32_t  CFS126:1;          /* CF 126 status */
         uint32_t  CFS125:1;          /* CF 125 status */
         uint32_t  CFS124:1;          /* CF 124 status */
         uint32_t  CFS123:1;          /* CF 123 status */
         uint32_t  CFS122:1;          /* CF 122 status */
         uint32_t  CFS121:1;          /* CF 121 status */
         uint32_t  CFS120:1;          /* CF 120 status */
         uint32_t  CFS119:1;          /* CF 119 status */
         uint32_t  CFS118:1;          /* CF 118 status */
         uint32_t  CFS117:1;          /* CF 117 status */
         uint32_t  CFS116:1;          /* CF 116 status */
         uint32_t  CFS115:1;          /* CF 115 status */
         uint32_t  CFS114:1;          /* CF 114 status */
         uint32_t  CFS113:1;          /* CF 113 status */
         uint32_t  CFS112:1;          /* CF 112 status */
         uint32_t  CFS111:1;          /* CF 111 status */
         uint32_t  CFS110:1;          /* CF 110 status */
         uint32_t  CFS109:1;          /* CF 109 status */
         uint32_t  CFS108:1;          /* CF 108 status */
         uint32_t  CFS107:1;          /* CF 107 status */
         uint32_t  CFS106:1;          /* CF 106 status */
         uint32_t  CFS105:1;          /* CF 105 status */
         uint32_t  CFS104:1;          /* CF 104 status */
         uint32_t  CFS103:1;          /* CF 103 status */
         uint32_t  CFS102:1;          /* CF 102 status */
         uint32_t  CFS101:1;          /* CF 101 status */
         uint32_t  CFS100:1;          /* CF 100 status */
         uint32_t  CFS99:1;           /* CF 99 status */
         uint32_t  CFS98:1;           /* CF 98 status */
         uint32_t  CFS97:1;           /* CF 97 status */
         uint32_t  CFS96:1;           /* CF 96 status */
      } B;
   } FCCU_CFS3_32B_tag;

   typedef union {   /* FCCU_CFK - FCCU CF Key Register */
      uint32_t R;
   } FCCU_CFK_32B_tag;

   typedef union {   /* FCCU NCF Status Register 0 */
      uint32_t R;
      struct {
         uint32_t  NCFS31:1;          /* NCF 31 status */
         uint32_t  NCFS30:1;          /* NCF 30 status */
         uint32_t  NCFS29:1;          /* NCF 29 status */
         uint32_t  NCFS28:1;          /* NCF 28 status */
         uint32_t  NCFS27:1;          /* NCF 27 status */
         uint32_t  NCFS26:1;          /* NCF 26 status */
         uint32_t  NCFS25:1;          /* NCF 25 status */
         uint32_t  NCFS24:1;          /* NCF 24 status */
         uint32_t  NCFS23:1;          /* NCF 23 status */
         uint32_t  NCFS22:1;          /* NCF 22 status */
         uint32_t  NCFS21:1;          /* NCF 21 status */
         uint32_t  NCFS20:1;          /* NCF 20 status */
         uint32_t  NCFS19:1;          /* NCF 19 status */
         uint32_t  NCFS18:1;          /* NCF 18 status */
         uint32_t  NCFS17:1;          /* NCF 17 status */
         uint32_t  NCFS16:1;          /* NCF 16 status */
         uint32_t  NCFS15:1;          /* NCF 15 status */
         uint32_t  NCFS14:1;          /* NCF 14 status */
         uint32_t  NCFS13:1;          /* NCF 13 status */
         uint32_t  NCFS12:1;          /* NCF 12 status */
         uint32_t  NCFS11:1;          /* NCF 11 status */
         uint32_t  NCFS10:1;          /* NCF 10 status */
         uint32_t  NCFS9:1;           /* NCF 9 status */
         uint32_t  NCFS8:1;           /* NCF 8 status */
         uint32_t  NCFS7:1;           /* NCF 7 status */
         uint32_t  NCFS6:1;           /* NCF 6 status */
         uint32_t  NCFS5:1;           /* NCF 5 status */
         uint32_t  NCFS4:1;           /* NCF 4 status */
         uint32_t  NCFS3:1;           /* NCF 3 status */
         uint32_t  NCFS2:1;           /* NCF 2 status */
         uint32_t  NCFS1:1;           /* NCF 1 status */
         uint32_t  NCFS0:1;           /* NCF 0 status */
      } B;
   } FCCU_NCFS0_32B_tag;

   typedef union {   /* FCCU NCF Status Register 1 */
      uint32_t R;
      struct {
         uint32_t  NCFS63:1;          /* NCF 63 status */
         uint32_t  NCFS62:1;          /* NCF 62 status */
         uint32_t  NCFS61:1;          /* NCF 61 status */
         uint32_t  NCFS60:1;          /* NCF 60 status */
         uint32_t  NCFS59:1;          /* NCF 59 status */
         uint32_t  NCFS58:1;          /* NCF 58 status */
         uint32_t  NCFS57:1;          /* NCF 57 status */
         uint32_t  NCFS56:1;          /* NCF 56 status */
         uint32_t  NCFS55:1;          /* NCF 55 status */
         uint32_t  NCFS54:1;          /* NCF 54 status */
         uint32_t  NCFS53:1;          /* NCF 53 status */
         uint32_t  NCFS52:1;          /* NCF 52 status */
         uint32_t  NCFS51:1;          /* NCF 51 status */
         uint32_t  NCFS50:1;          /* NCF 50 status */
         uint32_t  NCFS49:1;          /* NCF 49 status */
         uint32_t  NCFS48:1;          /* NCF 48 status */
         uint32_t  NCFS47:1;          /* NCF 47 status */
         uint32_t  NCFS46:1;          /* NCF 46 status */
         uint32_t  NCFS45:1;          /* NCF 45 status */
         uint32_t  NCFS44:1;          /* NCF 44 status */
         uint32_t  NCFS43:1;          /* NCF 43 status */
         uint32_t  NCFS42:1;          /* NCF 42 status */
         uint32_t  NCFS41:1;          /* NCF 41 status */
         uint32_t  NCFS40:1;          /* NCF 40 status */
         uint32_t  NCFS39:1;          /* NCF 39 status */
         uint32_t  NCFS38:1;          /* NCF 38 status */
         uint32_t  NCFS37:1;          /* NCF 37 status */
         uint32_t  NCFS36:1;          /* NCF 36 status */
         uint32_t  NCFS35:1;          /* NCF 35 status */
         uint32_t  NCFS34:1;          /* NCF 34 status */
         uint32_t  NCFS33:1;          /* NCF 33 status */
         uint32_t  NCFS32:1;          /* NCF 32 status */
      } B;
   } FCCU_NCFS1_32B_tag;

   typedef union {   /* FCCU NCF Status Register 2 */
      uint32_t R;
      struct {
         uint32_t  NCFS95:1;          /* NCF 95 status */
         uint32_t  NCFS94:1;          /* NCF 94 status */
         uint32_t  NCFS93:1;          /* NCF 93 status */
         uint32_t  NCFS92:1;          /* NCF 92 status */
         uint32_t  NCFS91:1;          /* NCF 91 status */
         uint32_t  NCFS90:1;          /* NCF 90 status */
         uint32_t  NCFS89:1;          /* NCF 89 status */
         uint32_t  NCFS88:1;          /* NCF 88 status */
         uint32_t  NCFS87:1;          /* NCF 87 status */
         uint32_t  NCFS86:1;          /* NCF 86 status */
         uint32_t  NCFS85:1;          /* NCF 85 status */
         uint32_t  NCFS84:1;          /* NCF 84 status */
         uint32_t  NCFS83:1;          /* NCF 83 status */
         uint32_t  NCFS82:1;          /* NCF 82 status */
         uint32_t  NCFS81:1;          /* NCF 81 status */
         uint32_t  NCFS80:1;          /* NCF 80 status */
         uint32_t  NCFS79:1;          /* NCF 79 status */
         uint32_t  NCFS78:1;          /* NCF 78 status */
         uint32_t  NCFS77:1;          /* NCF 77 status */
         uint32_t  NCFS76:1;          /* NCF 76 status */
         uint32_t  NCFS75:1;          /* NCF 75 status */
         uint32_t  NCFS74:1;          /* NCF 74 status */
         uint32_t  NCFS73:1;          /* NCF 73 status */
         uint32_t  NCFS72:1;          /* NCF 72 status */
         uint32_t  NCFS71:1;          /* NCF 71 status */
         uint32_t  NCFS70:1;          /* NCF 70 status */
         uint32_t  NCFS69:1;          /* NCF 69 status */
         uint32_t  NCFS68:1;          /* NCF 68 status */
         uint32_t  NCFS67:1;          /* NCF 67 status */
         uint32_t  NCFS66:1;          /* NCF 66 status */
         uint32_t  NCFS65:1;          /* NCF 65 status */
         uint32_t  NCFS64:1;          /* NCF 64 status */
      } B;
   } FCCU_NCFS2_32B_tag;

   typedef union {   /* FCCU NCF Status Register 3 */
      uint32_t R;
      struct {
         uint32_t  NCFS127:1;         /* NCF 127 status */
         uint32_t  NCFS126:1;         /* NCF 126 status */
         uint32_t  NCFS125:1;         /* NCF 125 status */
         uint32_t  NCFS124:1;         /* NCF 124 status */
         uint32_t  NCFS123:1;         /* NCF 123 status */
         uint32_t  NCFS122:1;         /* NCF 122 status */
         uint32_t  NCFS121:1;         /* NCF 121 status */
         uint32_t  NCFS120:1;         /* NCF 120 status */
         uint32_t  NCFS119:1;         /* NCF 119 status */
         uint32_t  NCFS118:1;         /* NCF 118 status */
         uint32_t  NCFS117:1;         /* NCF 117 status */
         uint32_t  NCFS116:1;         /* NCF 116 status */
         uint32_t  NCFS115:1;         /* NCF 115 status */
         uint32_t  NCFS114:1;         /* NCF 114 status */
         uint32_t  NCFS113:1;         /* NCF 113 status */
         uint32_t  NCFS112:1;         /* NCF 112 status */
         uint32_t  NCFS111:1;         /* NCF 111 status */
         uint32_t  NCFS110:1;         /* NCF 110 status */
         uint32_t  NCFS109:1;         /* NCF 109 status */
         uint32_t  NCFS108:1;         /* NCF 108 status */
         uint32_t  NCFS107:1;         /* NCF 107 status */
         uint32_t  NCFS106:1;         /* NCF 106 status */
         uint32_t  NCFS105:1;         /* NCF 105 status */
         uint32_t  NCFS104:1;         /* NCF 104 status */
         uint32_t  NCFS103:1;         /* NCF 103 status */
         uint32_t  NCFS102:1;         /* NCF 102 status */
         uint32_t  NCFS101:1;         /* NCF 101 status */
         uint32_t  NCFS100:1;         /* NCF 100 status */
         uint32_t  NCFS99:1;          /* NCF 99 status */
         uint32_t  NCFS98:1;          /* NCF 98 status */
         uint32_t  NCFS97:1;          /* NCF 97 status */
         uint32_t  NCFS96:1;          /* NCF 96 status */
      } B;
   } FCCU_NCFS3_32B_tag;

   typedef union {   /* FCCU_NCFK - FCCU NCF Key Register */
      uint32_t R;
   } FCCU_NCFK_32B_tag;

   typedef union {   /* FCCU NCF Enable Register 0 */
      uint32_t R;
      struct {
         uint32_t  NCFE31:1;          /* NCF 31 enable */
         uint32_t  NCFE30:1;          /* NCF 30 enable */
         uint32_t  NCFE29:1;          /* NCF 29 enable */
         uint32_t  NCFE28:1;          /* NCF 28 enable */
         uint32_t  NCFE27:1;          /* NCF 27 enable */
         uint32_t  NCFE26:1;          /* NCF 26 enable */
         uint32_t  NCFE25:1;          /* NCF 25 enable */
         uint32_t  NCFE24:1;          /* NCF 24 enable */
         uint32_t  NCFE23:1;          /* NCF 23 enable */
         uint32_t  NCFE22:1;          /* NCF 22 enable */
         uint32_t  NCFE21:1;          /* NCF 21 enable */
         uint32_t  NCFE20:1;          /* NCF 20 enable */
         uint32_t  NCFE19:1;          /* NCF 19 enable */
         uint32_t  NCFE18:1;          /* NCF 18 enable */
         uint32_t  NCFE17:1;          /* NCF 17 enable */
         uint32_t  NCFE16:1;          /* NCF 16 enable */
         uint32_t  NCFE15:1;          /* NCF 15 enable */
         uint32_t  NCFE14:1;          /* NCF 14 enable */
         uint32_t  NCFE13:1;          /* NCF 13 enable */
         uint32_t  NCFE12:1;          /* NCF 12 enable */
         uint32_t  NCFE11:1;          /* NCF 11 enable */
         uint32_t  NCFE10:1;          /* NCF 10 enable */
         uint32_t  NCFE9:1;           /* NCF 9 enable */
         uint32_t  NCFE8:1;           /* NCF 8 enable */
         uint32_t  NCFE7:1;           /* NCF 7 enable */
         uint32_t  NCFE6:1;           /* NCF 6 enable */
         uint32_t  NCFE5:1;           /* NCF 5 enable */
         uint32_t  NCFE4:1;           /* NCF 4 enable */
         uint32_t  NCFE3:1;           /* NCF 3 enable */
         uint32_t  NCFE2:1;           /* NCF 2 enable */
         uint32_t  NCFE1:1;           /* NCF 1 enable */
         uint32_t  NCFE0:1;           /* NCF 0 enable */
      } B;
   } FCCU_NCFE0_32B_tag;

   typedef union {   /* FCCU NCF Enable Register 1 */
      uint32_t R;
      struct {
         uint32_t  NCFE63:1;          /* NCF 63 enable */
         uint32_t  NCFE62:1;          /* NCF 62 enable */
         uint32_t  NCFE61:1;          /* NCF 61 enable */
         uint32_t  NCFE60:1;          /* NCF 60 enable */
         uint32_t  NCFE59:1;          /* NCF 59 enable */
         uint32_t  NCFE58:1;          /* NCF 58 enable */
         uint32_t  NCFE57:1;          /* NCF 57 enable */
         uint32_t  NCFE56:1;          /* NCF 56 enable */
         uint32_t  NCFE55:1;          /* NCF 55 enable */
         uint32_t  NCFE54:1;          /* NCF 54 enable */
         uint32_t  NCFE53:1;          /* NCF 53 enable */
         uint32_t  NCFE52:1;          /* NCF 52 enable */
         uint32_t  NCFE51:1;          /* NCF 51 enable */
         uint32_t  NCFE50:1;          /* NCF 50 enable */
         uint32_t  NCFE49:1;          /* NCF 49 enable */
         uint32_t  NCFE48:1;          /* NCF 48 enable */
         uint32_t  NCFE47:1;          /* NCF 47 enable */
         uint32_t  NCFE46:1;          /* NCF 46 enable */
         uint32_t  NCFE45:1;          /* NCF 45 enable */
         uint32_t  NCFE44:1;          /* NCF 44 enable */
         uint32_t  NCFE43:1;          /* NCF 43 enable */
         uint32_t  NCFE42:1;          /* NCF 42 enable */
         uint32_t  NCFE41:1;          /* NCF 41 enable */
         uint32_t  NCFE40:1;          /* NCF 40 enable */
         uint32_t  NCFE39:1;          /* NCF 39 enable */
         uint32_t  NCFE38:1;          /* NCF 38 enable */
         uint32_t  NCFE37:1;          /* NCF 37 enable */
         uint32_t  NCFE36:1;          /* NCF 36 enable */
         uint32_t  NCFE35:1;          /* NCF 35 enable */
         uint32_t  NCFE34:1;          /* NCF 34 enable */
         uint32_t  NCFE33:1;          /* NCF 33 enable */
         uint32_t  NCFE32:1;          /* NCF 32 enable */
      } B;
   } FCCU_NCFE1_32B_tag;

   typedef union {   /* FCCU NCF Enable Register 2 */
      uint32_t R;
      struct {
         uint32_t  NCFE95:1;          /* NCF 95 enable */
         uint32_t  NCFE94:1;          /* NCF 94 enable */
         uint32_t  NCFE93:1;          /* NCF 93 enable */
         uint32_t  NCFE92:1;          /* NCF 92 enable */
         uint32_t  NCFE91:1;          /* NCF 91 enable */
         uint32_t  NCFE90:1;          /* NCF 90 enable */
         uint32_t  NCFE89:1;          /* NCF 89 enable */
         uint32_t  NCFE88:1;          /* NCF 88 enable */
         uint32_t  NCFE87:1;          /* NCF 87 enable */
         uint32_t  NCFE86:1;          /* NCF 86 enable */
         uint32_t  NCFE85:1;          /* NCF 85 enable */
         uint32_t  NCFE84:1;          /* NCF 84 enable */
         uint32_t  NCFE83:1;          /* NCF 83 enable */
         uint32_t  NCFE82:1;          /* NCF 82 enable */
         uint32_t  NCFE81:1;          /* NCF 81 enable */
         uint32_t  NCFE80:1;          /* NCF 80 enable */
         uint32_t  NCFE79:1;          /* NCF 79 enable */
         uint32_t  NCFE78:1;          /* NCF 78 enable */
         uint32_t  NCFE77:1;          /* NCF 77 enable */
         uint32_t  NCFE76:1;          /* NCF 76 enable */
         uint32_t  NCFE75:1;          /* NCF 75 enable */
         uint32_t  NCFE74:1;          /* NCF 74 enable */
         uint32_t  NCFE73:1;          /* NCF 73 enable */
         uint32_t  NCFE72:1;          /* NCF 72 enable */
         uint32_t  NCFE71:1;          /* NCF 71 enable */
         uint32_t  NCFE70:1;          /* NCF 70 enable */
         uint32_t  NCFE69:1;          /* NCF 69 enable */
         uint32_t  NCFE68:1;          /* NCF 68 enable */
         uint32_t  NCFE67:1;          /* NCF 67 enable */
         uint32_t  NCFE66:1;          /* NCF 66 enable */
         uint32_t  NCFE65:1;          /* NCF 65 enable */
         uint32_t  NCFE64:1;          /* NCF 64 enable */
      } B;
   } FCCU_NCFE2_32B_tag;

   typedef union {   /* FCCU NCF Enable Register 3 */
      uint32_t R;
      struct {
         uint32_t  NCFE127:1;         /* NCF 127 enable */
         uint32_t  NCFE126:1;         /* NCF 126 enable */
         uint32_t  NCFE125:1;         /* NCF 125 enable */
         uint32_t  NCFE124:1;         /* NCF 124 enable */
         uint32_t  NCFE123:1;         /* NCF 123 enable */
         uint32_t  NCFE122:1;         /* NCF 122 enable */
         uint32_t  NCFE121:1;         /* NCF 121 enable */
         uint32_t  NCFE120:1;         /* NCF 120 enable */
         uint32_t  NCFE119:1;         /* NCF 119 enable */
         uint32_t  NCFE118:1;         /* NCF 118 enable */
         uint32_t  NCFE117:1;         /* NCF 117 enable */
         uint32_t  NCFE116:1;         /* NCF 116 enable */
         uint32_t  NCFE115:1;         /* NCF 115 enable */
         uint32_t  NCFE114:1;         /* NCF 114 enable */
         uint32_t  NCFE113:1;         /* NCF 113 enable */
         uint32_t  NCFE112:1;         /* NCF 112 enable */
         uint32_t  NCFE111:1;         /* NCF 111 enable */
         uint32_t  NCFE110:1;         /* NCF 110 enable */
         uint32_t  NCFE109:1;         /* NCF 109 enable */
         uint32_t  NCFE108:1;         /* NCF 108 enable */
         uint32_t  NCFE107:1;         /* NCF 107 enable */
         uint32_t  NCFE106:1;         /* NCF 106 enable */
         uint32_t  NCFE105:1;         /* NCF 105 enable */
         uint32_t  NCFE104:1;         /* NCF 104 enable */
         uint32_t  NCFE103:1;         /* NCF 103 enable */
         uint32_t  NCFE102:1;         /* NCF 102 enable */
         uint32_t  NCFE101:1;         /* NCF 101 enable */
         uint32_t  NCFE100:1;         /* NCF 100 enable */
         uint32_t  NCFE99:1;          /* NCF 99 enable */
         uint32_t  NCFE98:1;          /* NCF 98 enable */
         uint32_t  NCFE97:1;          /* NCF 97 enable */
         uint32_t  NCFE96:1;          /* NCF 96 enable */
      } B;
   } FCCU_NCFE3_32B_tag;

   typedef union {   /* FCCU NCF Time-out Enable Register 0 */
      uint32_t R;
      struct {
         uint32_t  NCFTOE31:1;        /* NCF 31 time-out enable */
         uint32_t  NCFTOE30:1;        /* NCF 30 time-out enable */
         uint32_t  NCFTOE29:1;        /* NCF 29 time-out enable */
         uint32_t  NCFTOE28:1;        /* NCF 28 time-out enable */
         uint32_t  NCFTOE27:1;        /* NCF 27 time-out enable */
         uint32_t  NCFTOE26:1;        /* NCF 26 time-out enable */
         uint32_t  NCFTOE25:1;        /* NCF 25 time-out enable */
         uint32_t  NCFTOE24:1;        /* NCF 24 time-out enable */
         uint32_t  NCFTOE23:1;        /* NCF 23 time-out enable */
         uint32_t  NCFTOE22:1;        /* NCF 22 time-out enable */
         uint32_t  NCFTOE21:1;        /* NCF 21 time-out enable */
         uint32_t  NCFTOE20:1;        /* NCF 20 time-out enable */
         uint32_t  NCFTOE19:1;        /* NCF 19 time-out enable */
         uint32_t  NCFTOE18:1;        /* NCF 18 time-out enable */
         uint32_t  NCFTOE17:1;        /* NCF 17 time-out enable */
         uint32_t  NCFTOE16:1;        /* NCF 16 time-out enable */
         uint32_t  NCFTOE15:1;        /* NCF 15 time-out enable */
         uint32_t  NCFTOE14:1;        /* NCF 14 time-out enable */
         uint32_t  NCFTOE13:1;        /* NCF 13 time-out enable */
         uint32_t  NCFTOE12:1;        /* NCF 12 time-out enable */
         uint32_t  NCFTOE11:1;        /* NCF 11 time-out enable */
         uint32_t  NCFTOE10:1;        /* NCF 10 time-out enable */
         uint32_t  NCFTOE9:1;         /* NCF 9 time-out enable */
         uint32_t  NCFTOE8:1;         /* NCF 8 time-out enable */
         uint32_t  NCFTOE7:1;         /* NCF 7 time-out enable */
         uint32_t  NCFTOE6:1;         /* NCF 6 time-out enable */
         uint32_t  NCFTOE5:1;         /* NCF 5 time-out enable */
         uint32_t  NCFTOE4:1;         /* NCF 4 time-out enable */
         uint32_t  NCFTOE3:1;         /* NCF 3 time-out enable */
         uint32_t  NCFTOE2:1;         /* NCF 2 time-out enable */
         uint32_t  NCFTOE1:1;         /* NCF 1 time-out enable */
         uint32_t  NCFTOE0:1;         /* NCF 0 time-out enable */
      } B;
   } FCCU_NCF_TOE0_32B_tag;

   typedef union {   /* FCCU NCF Time-out Enable Register 1 */
      uint32_t R;
      struct {
         uint32_t  NCFTOE63:1;        /* NCF 63 time-out enable */
         uint32_t  NCFTOE62:1;        /* NCF 62 time-out enable */
         uint32_t  NCFTOE61:1;        /* NCF 61 time-out enable */
         uint32_t  NCFTOE60:1;        /* NCF 60 time-out enable */
         uint32_t  NCFTOE59:1;        /* NCF 59 time-out enable */
         uint32_t  NCFTOE58:1;        /* NCF 58 time-out enable */
         uint32_t  NCFTOE57:1;        /* NCF 57 time-out enable */
         uint32_t  NCFTOE56:1;        /* NCF 56 time-out enable */
         uint32_t  NCFTOE55:1;        /* NCF 55 time-out enable */
         uint32_t  NCFTOE54:1;        /* NCF 54 time-out enable */
         uint32_t  NCFTOE53:1;        /* NCF 53 time-out enable */
         uint32_t  NCFTOE52:1;        /* NCF 52 time-out enable */
         uint32_t  NCFTOE51:1;        /* NCF 51 time-out enable */
         uint32_t  NCFTOE50:1;        /* NCF 50 time-out enable */
         uint32_t  NCFTOE49:1;        /* NCF 49 time-out enable */
         uint32_t  NCFTOE48:1;        /* NCF 48 time-out enable */
         uint32_t  NCFTOE47:1;        /* NCF 47 time-out enable */
         uint32_t  NCFTOE46:1;        /* NCF 46 time-out enable */
         uint32_t  NCFTOE45:1;        /* NCF 45 time-out enable */
         uint32_t  NCFTOE44:1;        /* NCF 44 time-out enable */
         uint32_t  NCFTOE43:1;        /* NCF 43 time-out enable */
         uint32_t  NCFTOE42:1;        /* NCF 42 time-out enable */
         uint32_t  NCFTOE41:1;        /* NCF 41 time-out enable */
         uint32_t  NCFTOE40:1;        /* NCF 40 time-out enable */
         uint32_t  NCFTOE39:1;        /* NCF 39 time-out enable */
         uint32_t  NCFTOE38:1;        /* NCF 38 time-out enable */
         uint32_t  NCFTOE37:1;        /* NCF 37 time-out enable */
         uint32_t  NCFTOE36:1;        /* NCF 36 time-out enable */
         uint32_t  NCFTOE35:1;        /* NCF 35 time-out enable */
         uint32_t  NCFTOE34:1;        /* NCF 34 time-out enable */
         uint32_t  NCFTOE33:1;        /* NCF 33 time-out enable */
         uint32_t  NCFTOE32:1;        /* NCF 32 time-out enable */
      } B;
   } FCCU_NCF_TOE1_32B_tag;

   typedef union {   /* FCCU NCF Time-out Enable Register 2 */
      uint32_t R;
      struct {
         uint32_t  NCFTOE95:1;        /* NCF 95 time-out enable */
         uint32_t  NCFTOE94:1;        /* NCF 94 time-out enable */
         uint32_t  NCFTOE93:1;        /* NCF 93 time-out enable */
         uint32_t  NCFTOE92:1;        /* NCF 92 time-out enable */
         uint32_t  NCFTOE91:1;        /* NCF 91 time-out enable */
         uint32_t  NCFTOE90:1;        /* NCF 90 time-out enable */
         uint32_t  NCFTOE89:1;        /* NCF 89 time-out enable */
         uint32_t  NCFTOE88:1;        /* NCF 88 time-out enable */
         uint32_t  NCFTOE87:1;        /* NCF 87 time-out enable */
         uint32_t  NCFTOE86:1;        /* NCF 86 time-out enable */
         uint32_t  NCFTOE85:1;        /* NCF 85 time-out enable */
         uint32_t  NCFTOE84:1;        /* NCF 84 time-out enable */
         uint32_t  NCFTOE83:1;        /* NCF 83 time-out enable */
         uint32_t  NCFTOE82:1;        /* NCF 82 time-out enable */
         uint32_t  NCFTOE81:1;        /* NCF 81 time-out enable */
         uint32_t  NCFTOE80:1;        /* NCF 80 time-out enable */
         uint32_t  NCFTOE79:1;        /* NCF 79 time-out enable */
         uint32_t  NCFTOE78:1;        /* NCF 78 time-out enable */
         uint32_t  NCFTOE77:1;        /* NCF 77 time-out enable */
         uint32_t  NCFTOE76:1;        /* NCF 76 time-out enable */
         uint32_t  NCFTOE75:1;        /* NCF 75 time-out enable */
         uint32_t  NCFTOE74:1;        /* NCF 74 time-out enable */
         uint32_t  NCFTOE73:1;        /* NCF 73 time-out enable */
         uint32_t  NCFTOE72:1;        /* NCF 72 time-out enable */
         uint32_t  NCFTOE71:1;        /* NCF 71 time-out enable */
         uint32_t  NCFTOE70:1;        /* NCF 70 time-out enable */
         uint32_t  NCFTOE69:1;        /* NCF 69 time-out enable */
         uint32_t  NCFTOE68:1;        /* NCF 68 time-out enable */
         uint32_t  NCFTOE67:1;        /* NCF 67 time-out enable */
         uint32_t  NCFTOE66:1;        /* NCF 66 time-out enable */
         uint32_t  NCFTOE65:1;        /* NCF 65 time-out enable */
         uint32_t  NCFTOE64:1;        /* NCF 64 time-out enable */
      } B;
   } FCCU_NCF_TOE2_32B_tag;

   typedef union {   /* FCCU NCF Time-out Enable Register 3 */
      uint32_t R;
      struct {
         uint32_t  NCFTOE127:1;       /* NCF 127 time-out enable */
         uint32_t  NCFTOE126:1;       /* NCF 126 time-out enable */
         uint32_t  NCFTOE125:1;       /* NCF 125 time-out enable */
         uint32_t  NCFTOE124:1;       /* NCF 124 time-out enable */
         uint32_t  NCFTOE123:1;       /* NCF 123 time-out enable */
         uint32_t  NCFTOE122:1;       /* NCF 122 time-out enable */
         uint32_t  NCFTOE121:1;       /* NCF 121 time-out enable */
         uint32_t  NCFTOE120:1;       /* NCF 120 time-out enable */
         uint32_t  NCFTOE119:1;       /* NCF 119 time-out enable */
         uint32_t  NCFTOE118:1;       /* NCF 118 time-out enable */
         uint32_t  NCFTOE117:1;       /* NCF 117 time-out enable */
         uint32_t  NCFTOE116:1;       /* NCF 116 time-out enable */
         uint32_t  NCFTOE115:1;       /* NCF 115 time-out enable */
         uint32_t  NCFTOE114:1;       /* NCF 114 time-out enable */
         uint32_t  NCFTOE113:1;       /* NCF 113 time-out enable */
         uint32_t  NCFTOE112:1;       /* NCF 112 time-out enable */
         uint32_t  NCFTOE111:1;       /* NCF 111 time-out enable */
         uint32_t  NCFTOE110:1;       /* NCF 110 time-out enable */
         uint32_t  NCFTOE109:1;       /* NCF 109 time-out enable */
         uint32_t  NCFTOE108:1;       /* NCF 108 time-out enable */
         uint32_t  NCFTOE107:1;       /* NCF 107 time-out enable */
         uint32_t  NCFTOE106:1;       /* NCF 106 time-out enable */
         uint32_t  NCFTOE105:1;       /* NCF 105 time-out enable */
         uint32_t  NCFTOE104:1;       /* NCF 104 time-out enable */
         uint32_t  NCFTOE103:1;       /* NCF 103 time-out enable */
         uint32_t  NCFTOE102:1;       /* NCF 102 time-out enable */
         uint32_t  NCFTOE101:1;       /* NCF 101 time-out enable */
         uint32_t  NCFTOE100:1;       /* NCF 100 time-out enable */
         uint32_t  NCFTOE99:1;        /* NCF 99 time-out enable */
         uint32_t  NCFTOE98:1;        /* NCF 98 time-out enable */
         uint32_t  NCFTOE97:1;        /* NCF 97 time-out enable */
         uint32_t  NCFTOE96:1;        /* NCF 96 time-out enable */
      } B;
   } FCCU_NCF_TOE3_32B_tag;

   typedef union {   /* FCCU_NCF_TO - FCCU NCF Time-out Register */
      uint32_t R;
   } FCCU_NCF_TO_32B_tag;

   typedef union {   /* FCCU_CFG_TO - FCCU CFG Timeout Register */
      uint32_t R;
      struct {
         uint32_t:29;
         uint32_t  TO:3;              /* Configuration time-out */
      } B;
   } FCCU_CFG_TO_32B_tag;

   typedef union {   /* FCCU_EINOUT - FCCU IO Control Register */
      uint32_t R;
      struct {
         uint32_t:26;
         uint32_t  EIN1:1;            /* Error input 1 */
         uint32_t  EIN0:1;            /* Error input 0 */
         uint32_t:2;
         uint32_t  EOUT1:1;           /* Error out 1 */
         uint32_t  EOUT0:1;           /* Error out 0 */
      } B;
   } FCCU_EINOUT_32B_tag;

   typedef union {   /* FCCU_STAT - FCCU Status Register */
      uint32_t R;
      struct {
         uint32_t:29;
         uint32_t  STATUS:3;          /* FCCU status */
      } B;
   } FCCU_STAT_32B_tag;

   typedef union {   /* FCCU_NAFS - FCCU NA Freeze Status Register */
      uint32_t R;
      struct {
         uint32_t:24;
         uint32_t  N2AFSTATUS:8;      /* Normal to Alarm Frozen Status */
      } B;
   } FCCU_NAFS_32B_tag;

   typedef union {   /* FCCU_AFFS - FCCU AF Freeze Status Register */
      uint32_t R;
      struct {
         uint32_t:22;
         uint32_t  AFFS_SRC:2;        /* Fault source */
         uint32_t  A2AFSTATUS:8;      /* Alarm to Fault Frozen Status */
      } B;
   } FCCU_AFFS_32B_tag;

   typedef union {   /* FCCU_NFFS - FCCU NF Freeze Status Register */
      uint32_t R;
      struct {
         uint32_t:22;
         uint32_t  NFFS_SRC:2;        /* Fault source */
         uint32_t  NFFS_NFFS:8;       /* Normal to Fault Frozen Status */
      } B;
   } FCCU_NFFS_32B_tag;

   typedef union {   /* FCCU_FAFS - FCCU FA Freeze Status Register */
      uint32_t R;
      struct {
         uint32_t:24;
         uint32_t  FAFS_FAFS:8;       /* Fault to Normal Frozen Status */
      } B;
   } FCCU_FAFS_32B_tag;

   typedef union {   /* FCCU_SCFS - FCCU SC Freeze Status Register */
      uint32_t R;
      struct {
         uint32_t:30;
         uint32_t  RCCS1:1;           /* RCC1 Status */
         uint32_t  RCCS0:1;           /* RCC0 Status */
      } B;
   } FCCU_SCFS_32B_tag;

   typedef union {   /* FCCU_CFF - FCCU CF Fake Register */
      uint32_t R;
      struct {
         uint32_t:25;
         uint32_t  FCFC:7;            /* Fake critical fault code */
      } B;
   } FCCU_CFF_32B_tag;

   typedef union {   /* FCCU_NCFF - FCCU NCF Fake Register */
      uint32_t R;
      struct {
         uint32_t:25;
         uint32_t  FNCFC:7;           /* Fake non-critical fault code */
      } B;
   } FCCU_NCFF_32B_tag;

   typedef union {   /* FCCU_IRQ_STAT - FCCU IRQ Status Register */
      uint32_t R;
      struct {
         uint32_t:29;
         uint32_t  NMI_STAT:1;        /* NMI Interrupt Status */
         uint32_t  ALRM_STAT:1;       /* Alarm Interrupt Status */
         uint32_t  CFG_TO_STAT:1;     /* Configuration Time-out Status */
      } B;
   } FCCU_IRQ_STAT_32B_tag;

   typedef union {   /* FCCU_IRQ_EN - FCCU IRQ Enable Register */
      uint32_t R;
      struct {
         uint32_t:31;
         uint32_t  CFG_TO_IEN:1;      /* Configuration Time-out Interrupt Enable */
      } B;
   } FCCU_IRQ_EN_32B_tag;

   typedef union {   /* FCCU_XTMR - FCCU XTMR Register */
      uint32_t R;
      struct {
         uint32_t  XTMR_XTMR:32;      /* Alarm/Watchdog/safe request timer */
      } B;
   } FCCU_XTMR_32B_tag;

   typedef union {   /* FCCU_MCS - FCCU MCS Register */
      uint32_t R;
      struct {
         uint32_t  VL3:1;             /* Valid */
         uint32_t  FS3:1;             /* Fault Status */
         uint32_t:2;
         uint32_t  MCS3:4;            /* Magic Carpet oldest state */
         uint32_t  VL2:1;             /* Valid */
         uint32_t  FS2:1;             /* Fault Status */
         uint32_t:2;
         uint32_t  MCS2:4;            /* Magic Carpet previous-previous state */
         uint32_t  VL1:1;             /* Valid */
         uint32_t  FS1:1;             /* Fault Status */
         uint32_t:2;
         uint32_t  MCS1:4;            /* Magic Carpet previous state */
         uint32_t  VL0:1;             /* Valid */
         uint32_t  FS0:1;             /* Fault Status */
         uint32_t:2;
         uint32_t  MCS0:4;            /* Magic Carpet latest state */
      } B;
   } FCCU_MCS_32B_tag;


   /* Register layout for generated register(s) CF_CFG... */

   typedef union {   /*  */
      uint32_t R;
   } FCCU_CF_CFG_32B_tag;


   /* Register layout for generated register(s) NCF_CFG... */

   typedef union {   /*  */
      uint32_t R;
   } FCCU_NCF_CFG_32B_tag;


   /* Register layout for generated register(s) CFS_CFG... */

   typedef union {   /*  */
      uint32_t R;
   } FCCU_CFS_CFG_32B_tag;


   /* Register layout for generated register(s) NCFS_CFG... */

   typedef union {   /*  */
      uint32_t R;
   } FCCU_NCFS_CFG_32B_tag;


   /* Register layout for generated register(s) CFS... */

   typedef union {   /*  */
      uint32_t R;
   } FCCU_CFS_32B_tag;


   /* Register layout for generated register(s) NCFS... */

   typedef union {   /*  */
      uint32_t R;
   } FCCU_NCFS_32B_tag;


   /* Register layout for generated register(s) NCFE... */

   typedef union {   /*  */
      uint32_t R;
   } FCCU_NCFE_32B_tag;


   /* Register layout for generated register(s) NCF_TOE... */

   typedef union {   /*  */
      uint32_t R;
   } FCCU_NCF_TOE_32B_tag;



   typedef struct FCCU_struct_tag { /* start of FCCU_tag */
                                                /* FCCU Control Register */
      FCCU_CTRL_32B_tag CTRL;              /* offset: 0x0000 size: 32 bit */
                                               /* FCCU CTRL Key Register */
      FCCU_CTRLK_32B_tag CTRLK;            /* offset: 0x0004 size: 32 bit */
                                          /* FCCU Configuration Register */
      FCCU_CFG_32B_tag CFG;                /* offset: 0x0008 size: 32 bit */
      union {
         FCCU_CF_CFG_32B_tag CF_CFG[4];    /* offset: 0x000C  (0x0004 x 4) */

         struct {
                                     /* FCCU CF Configuration Register 0 */
            FCCU_CF_CFG0_32B_tag CF_CFG0;  /* offset: 0x000C size: 32 bit */
                                     /* FCCU CF Configuration Register 1 */
            FCCU_CF_CFG1_32B_tag CF_CFG1;  /* offset: 0x0010 size: 32 bit */
                                     /* FCCU CF Configuration Register 2 */
            FCCU_CF_CFG2_32B_tag CF_CFG2;  /* offset: 0x0014 size: 32 bit */
                                     /* FCCU CF Configuration Register 3 */
            FCCU_CF_CFG3_32B_tag CF_CFG3;  /* offset: 0x0018 size: 32 bit */
         };

      };
      union {
         FCCU_NCF_CFG_32B_tag NCF_CFG[4];  /* offset: 0x001C  (0x0004 x 4) */

         struct {
                                    /* FCCU NCF Configuration Register 0 */
            FCCU_NCF_CFG0_32B_tag NCF_CFG0;  /* offset: 0x001C size: 32 bit */
                                    /* FCCU NCF Configuration Register 1 */
            FCCU_NCF_CFG1_32B_tag NCF_CFG1;  /* offset: 0x0020 size: 32 bit */
                                    /* FCCU NCF Configuration Register 2 */
            FCCU_NCF_CFG2_32B_tag NCF_CFG2;  /* offset: 0x0024 size: 32 bit */
                                    /* FCCU NCF Configuration Register 3 */
            FCCU_NCF_CFG3_32B_tag NCF_CFG3;  /* offset: 0x0028 size: 32 bit */
         };

      };
      union {
         FCCU_CFS_CFG_32B_tag CFS_CFG[8];  /* offset: 0x002C  (0x0004 x 8) */

         struct {
                                    /* FCCU CFS Configuration Register 0 */
            FCCU_CFS_CFG0_32B_tag CFS_CFG0;  /* offset: 0x002C size: 32 bit */
                                    /* FCCU CFS Configuration Register 1 */
            FCCU_CFS_CFG1_32B_tag CFS_CFG1;  /* offset: 0x0030 size: 32 bit */
                                    /* FCCU CFS Configuration Register 2 */
            FCCU_CFS_CFG2_32B_tag CFS_CFG2;  /* offset: 0x0034 size: 32 bit */
                                    /* FCCU CFS Configuration Register 3 */
            FCCU_CFS_CFG3_32B_tag CFS_CFG3;  /* offset: 0x0038 size: 32 bit */
                                    /* FCCU CFS Configuration Register 4 */
            FCCU_CFS_CFG4_32B_tag CFS_CFG4;  /* offset: 0x003C size: 32 bit */
                                    /* FCCU CFS Configuration Register 5 */
            FCCU_CFS_CFG5_32B_tag CFS_CFG5;  /* offset: 0x0040 size: 32 bit */
                                    /* FCCU CFS Configuration Register 6 */
            FCCU_CFS_CFG6_32B_tag CFS_CFG6;  /* offset: 0x0044 size: 32 bit */
                                    /* FCCU CFS Configuration Register 7 */
            FCCU_CFS_CFG7_32B_tag CFS_CFG7;  /* offset: 0x0048 size: 32 bit */
         };

      };
      union {
         FCCU_NCFS_CFG_32B_tag NCFS_CFG[8];  /* offset: 0x004C  (0x0004 x 8) */

         struct {
                                   /* FCCU NCFS Configuration Register 0 */
            FCCU_NCFS_CFG0_32B_tag NCFS_CFG0;  /* offset: 0x004C size: 32 bit */
                                   /* FCCU NCFS Configuration Register 1 */
            FCCU_NCFS_CFG1_32B_tag NCFS_CFG1;  /* offset: 0x0050 size: 32 bit */
                                   /* FCCU NCFS Configuration Register 2 */
            FCCU_NCFS_CFG2_32B_tag NCFS_CFG2;  /* offset: 0x0054 size: 32 bit */
                                   /* FCCU NCFS Configuration Register 3 */
            FCCU_NCFS_CFG3_32B_tag NCFS_CFG3;  /* offset: 0x0058 size: 32 bit */
                                   /* FCCU NCFS Configuration Register 4 */
            FCCU_NCFS_CFG4_32B_tag NCFS_CFG4;  /* offset: 0x005C size: 32 bit */
                                   /* FCCU NCFS Configuration Register 5 */
            FCCU_NCFS_CFG5_32B_tag NCFS_CFG5;  /* offset: 0x0060 size: 32 bit */
                                   /* FCCU NCFS Configuration Register 6 */
            FCCU_NCFS_CFG6_32B_tag NCFS_CFG6;  /* offset: 0x0064 size: 32 bit */
                                   /* FCCU NCFS Configuration Register 7 */
            FCCU_NCFS_CFG7_32B_tag NCFS_CFG7;  /* offset: 0x0068 size: 32 bit */
         };

      };
      union {
         FCCU_CFS_32B_tag CFS[4];          /* offset: 0x006C  (0x0004 x 4) */

         struct {
                                            /* FCCU CF Status Register 0 */
            FCCU_CFS0_32B_tag CFS0;        /* offset: 0x006C size: 32 bit */
                                            /* FCCU CF Status Register 1 */
            FCCU_CFS1_32B_tag CFS1;        /* offset: 0x0070 size: 32 bit */
                                            /* FCCU CF Status Register 2 */
            FCCU_CFS2_32B_tag CFS2;        /* offset: 0x0074 size: 32 bit */
                                            /* FCCU CF Status Register 3 */
            FCCU_CFS3_32B_tag CFS3;        /* offset: 0x0078 size: 32 bit */
         };

      };
                                      /* FCCU_CFK - FCCU CF Key Register */
      FCCU_CFK_32B_tag CFK;                /* offset: 0x007C size: 32 bit */
      union {
         FCCU_NCFS_32B_tag NCFS[4];        /* offset: 0x0080  (0x0004 x 4) */

         struct {
                                           /* FCCU NCF Status Register 0 */
            FCCU_NCFS0_32B_tag NCFS0;      /* offset: 0x0080 size: 32 bit */
                                           /* FCCU NCF Status Register 1 */
            FCCU_NCFS1_32B_tag NCFS1;      /* offset: 0x0084 size: 32 bit */
                                           /* FCCU NCF Status Register 2 */
            FCCU_NCFS2_32B_tag NCFS2;      /* offset: 0x0088 size: 32 bit */
                                           /* FCCU NCF Status Register 3 */
            FCCU_NCFS3_32B_tag NCFS3;      /* offset: 0x008C size: 32 bit */
         };

      };
                                    /* FCCU_NCFK - FCCU NCF Key Register */
      FCCU_NCFK_32B_tag NCFK;              /* offset: 0x0090 size: 32 bit */
      union {
         FCCU_NCFE_32B_tag NCFE[4];        /* offset: 0x0094  (0x0004 x 4) */

         struct {
                                           /* FCCU NCF Enable Register 0 */
            FCCU_NCFE0_32B_tag NCFE0;      /* offset: 0x0094 size: 32 bit */
                                           /* FCCU NCF Enable Register 1 */
            FCCU_NCFE1_32B_tag NCFE1;      /* offset: 0x0098 size: 32 bit */
                                           /* FCCU NCF Enable Register 2 */
            FCCU_NCFE2_32B_tag NCFE2;      /* offset: 0x009C size: 32 bit */
                                           /* FCCU NCF Enable Register 3 */
            FCCU_NCFE3_32B_tag NCFE3;      /* offset: 0x00A0 size: 32 bit */
         };

      };
      union {
         FCCU_NCF_TOE_32B_tag NCF_TOE[4];  /* offset: 0x00A4  (0x0004 x 4) */

         struct {
                                  /* FCCU NCF Time-out Enable Register 0 */
            FCCU_NCF_TOE0_32B_tag NCF_TOE0;  /* offset: 0x00A4 size: 32 bit */
                                  /* FCCU NCF Time-out Enable Register 1 */
            FCCU_NCF_TOE1_32B_tag NCF_TOE1;  /* offset: 0x00A8 size: 32 bit */
                                  /* FCCU NCF Time-out Enable Register 2 */
            FCCU_NCF_TOE2_32B_tag NCF_TOE2;  /* offset: 0x00AC size: 32 bit */
                                  /* FCCU NCF Time-out Enable Register 3 */
            FCCU_NCF_TOE3_32B_tag NCF_TOE3;  /* offset: 0x00B0 size: 32 bit */
         };

      };
                             /* FCCU_NCF_TO - FCCU NCF Time-out Register */
      FCCU_NCF_TO_32B_tag NCF_TO;          /* offset: 0x00B4 size: 32 bit */
                              /* FCCU_CFG_TO - FCCU CFG Timeout Register */
      FCCU_CFG_TO_32B_tag CFG_TO;          /* offset: 0x00B8 size: 32 bit */
                               /* FCCU_EINOUT - FCCU IO Control Register */
      FCCU_EINOUT_32B_tag EINOUT;          /* offset: 0x00BC size: 32 bit */
                                     /* FCCU_STAT - FCCU Status Register */
      FCCU_STAT_32B_tag STAT;              /* offset: 0x00C0 size: 32 bit */
                           /* FCCU_NAFS - FCCU NA Freeze Status Register */
      FCCU_NAFS_32B_tag NAFS;              /* offset: 0x00C4 size: 32 bit */
                           /* FCCU_AFFS - FCCU AF Freeze Status Register */
      FCCU_AFFS_32B_tag AFFS;              /* offset: 0x00C8 size: 32 bit */
                           /* FCCU_NFFS - FCCU NF Freeze Status Register */
      FCCU_NFFS_32B_tag NFFS;              /* offset: 0x00CC size: 32 bit */
                           /* FCCU_FAFS - FCCU FA Freeze Status Register */
      FCCU_FAFS_32B_tag FAFS;              /* offset: 0x00D0 size: 32 bit */
                           /* FCCU_SCFS - FCCU SC Freeze Status Register */
      FCCU_SCFS_32B_tag SCFS;              /* offset: 0x00D4 size: 32 bit */
                                     /* FCCU_CFF - FCCU CF Fake Register */
      FCCU_CFF_32B_tag CFF;                /* offset: 0x00D8 size: 32 bit */
                                   /* FCCU_NCFF - FCCU NCF Fake Register */
      FCCU_NCFF_32B_tag NCFF;              /* offset: 0x00DC size: 32 bit */
                             /* FCCU_IRQ_STAT - FCCU IRQ Status Register */
      FCCU_IRQ_STAT_32B_tag IRQ_STAT;      /* offset: 0x00E0 size: 32 bit */
                               /* FCCU_IRQ_EN - FCCU IRQ Enable Register */
      FCCU_IRQ_EN_32B_tag IRQ_EN;          /* offset: 0x00E4 size: 32 bit */
                                       /* FCCU_XTMR - FCCU XTMR Register */
      FCCU_XTMR_32B_tag XTMR;              /* offset: 0x00E8 size: 32 bit */
                                         /* FCCU_MCS - FCCU MCS Register */
      FCCU_MCS_32B_tag MCS;                /* offset: 0x00EC size: 32 bit */
   } FCCU_tag;


#define FCCU  (*(volatile FCCU_tag *) 0xFFE6C000UL)



/****************************************************************/
/*                                                              */
/* Module: SGENDIG  */
/*                                                              */
/****************************************************************/

   typedef union {   /* SGENDIG_CTRL - SGENDIG Control Register */
      uint32_t R;
      struct {
         uint32_t  LDOS:1;            /* Operation Status */
         uint32_t  IOAMPL:5;          /* Define the AMPLitude value on I/O pad */
         uint32_t:2;
         uint32_t  SEMASK:1;          /* Sine wave generator Error MASK interrupt register */
         uint32_t:5;
         uint32_t  S0H1:1;            /* Operation Status */
         uint32_t  PDS:1;             /* Operation Status */
         uint32_t  IOFREQ:16;         /* Define the FREQuency value on I/O pad */
      } B;
   } SGENDIG_CTRL_32B_tag;

   typedef union {   /* SGENDIG_IRQE - SGENDIG Interrupt Request Enable  Register */
      uint32_t R;
      struct {
         uint32_t:8;
         uint32_t  SERR:1;            /* Sine wave generator Error bit */
         uint32_t:3;
         uint32_t  FERR:1;            /* Sine wave generator Force Error bit */
         uint32_t:19;
      } B;
   } SGENDIG_IRQE_32B_tag;



   typedef struct SGENDIG_struct_tag { /* start of SGENDIG_tag */
                              /* SGENDIG_CTRL - SGENDIG Control Register */
      SGENDIG_CTRL_32B_tag CTRL;           /* offset: 0x0000 size: 32 bit */
            /* SGENDIG_IRQE - SGENDIG Interrupt Request Enable  Register */
      SGENDIG_IRQE_32B_tag IRQE;           /* offset: 0x0004 size: 32 bit */
   } SGENDIG_tag;


#define SGENDIG (*(volatile SGENDIG_tag *) 0xFFE78000UL)



/****************************************************************/
/*                                                              */
/* Module: PBRIDGE  */
/*                                                              */
/****************************************************************/

   typedef union {   /* MPROT - Master Privilege Registers */
      uint32_t R;
      struct {
         uint32_t  MPROT0_MBW:1;      /* Master 0 Buffer Writes */
         uint32_t  MPROT0_MTR:1;      /* Master 0 Trusted for Reads */
         uint32_t  MPROT0_MTW:1;      /* Master 0 Trusted for Writes */
         uint32_t  MPROT0_MPL:1;      /* Master 0 Priviledge Level */
         uint32_t  MPROT1_MBW:1;      /* Master 1 Buffer Writes */
         uint32_t  MPROT1_MTR:1;      /* Master 1 Trusted for Reads */
         uint32_t  MPROT1_MTW:1;      /* Master 1 Trusted for Writes */
         uint32_t  MPROT1_MPL:1;      /* Master 1 Priviledge Level */
         uint32_t  MPROT2_MBW:1;      /* Master 2 Buffer Writes */
         uint32_t  MPROT2_MTR:1;      /* Master 2 Trusted for Reads */
         uint32_t  MPROT2_MTW:1;      /* Master 2 Trusted for Writes */
         uint32_t  MPROT2_MPL:1;      /* Master 2 Priviledge Level */
         uint32_t  MPROT3_MBW:1;      /* Master 3 Buffer Writes */
         uint32_t  MPROT3_MTR:1;      /* Master 3 Trusted for Reads */
         uint32_t  MPROT3_MTW:1;      /* Master 3 Trusted for Writes */
         uint32_t  MPROT3_MPL:1;      /* Master 3 Priviledge Level */
         uint32_t  MPROT4_MBW:1;      /* Master 4 Buffer Writes */
         uint32_t  MPROT4_MTR:1;      /* Master 4 Trusted for Reads */
         uint32_t  MPROT4_MTW:1;      /* Master 4 Trusted for Writes */
         uint32_t  MPROT4_MPL:1;      /* Master 4 Priviledge Level */
         uint32_t  MPROT5_MBW:1;      /* Master 5 Buffer Writes */
         uint32_t  MPROT5_MTR:1;      /* Master 5 Trusted for Reads */
         uint32_t  MPROT5_MTW:1;      /* Master 5 Trusted for Writes */
         uint32_t  MPROT5_MPL:1;      /* Master 5 Priviledge Level */
         uint32_t  MPROT6_MBW:1;      /* Master 6 Buffer Writes */
         uint32_t  MPROT6_MTR:1;      /* Master 6 Trusted for Reads */
         uint32_t  MPROT6_MTW:1;      /* Master 6 Trusted for Writes */
         uint32_t  MPROT6_MPL:1;      /* Master 6 Priviledge Level */
         uint32_t  MPROT7_MBW:1;      /* Master 7 Buffer Writes */
         uint32_t  MPROT7_MTR:1;      /* Master 7 Trusted for Reads */
         uint32_t  MPROT7_MTW:1;      /* Master 7 Trusted for Writes */
         uint32_t  MPROT7_MPL:1;      /* Master 7 Priviledge Level */
      } B;
   } PBRIDGE_MPROT_32B_tag;

   typedef union {   /* PACR0_7 - Peripheral Access Control Registers */
      uint32_t R;
      struct {
         uint32_t  PACR0_BW:1;        /* Buffer Writes */
         uint32_t  PACR0_SP:1;        /* Supervisor Protect */
         uint32_t  PACR0_WP:1;        /* Write Protect */
         uint32_t  PACR0_TP:1;        /* Trusted Protect */
         uint32_t  PACR1_BW:1;        /* Buffer Writes */
         uint32_t  PACR1_SP:1;        /* Supervisor Protect */
         uint32_t  PACR1_WP:1;        /* Write Protect */
         uint32_t  PACR1_TP:1;        /* Trusted Protect */
         uint32_t  PACR2_BW:1;        /* Buffer Writes */
         uint32_t  PACR2_SP:1;        /* Supervisor Protect */
         uint32_t  PACR2_WP:1;        /* Write Protect */
         uint32_t  PACR2_TP:1;        /* Trusted Protect */
         uint32_t  PACR3_BW:1;        /* Buffer Writes */
         uint32_t  PACR3_SP:1;        /* Supervisor Protect */
         uint32_t  PACR3_WP:1;        /* Write Protect */
         uint32_t  PACR3_TP:1;        /* Trusted Protect */
         uint32_t  PACR4_BW:1;        /* Buffer Writes */
         uint32_t  PACR4_SP:1;        /* Supervisor Protect */
         uint32_t  PACR4_WP:1;        /* Write Protect */
         uint32_t  PACR4_TP:1;        /* Trusted Protect */
         uint32_t  PACR5_BW:1;        /* Buffer Writes */
         uint32_t  PACR5_SP:1;        /* Supervisor Protect */
         uint32_t  PACR5_WP:1;        /* Write Protect */
         uint32_t  PACR5_TP:1;        /* Trusted Protect */
         uint32_t  PACR6_BW:1;        /* Buffer Writes */
         uint32_t  PACR6_SP:1;        /* Supervisor Protect */
         uint32_t  PACR6_WP:1;        /* Write Protect */
         uint32_t  PACR6_TP:1;        /* Trusted Protect */
         uint32_t  PACR7_BW:1;        /* Buffer Writes */
         uint32_t  PACR7_SP:1;        /* Supervisor Protect */
         uint32_t  PACR7_WP:1;        /* Write Protect */
         uint32_t  PACR7_TP:1;        /* Trusted Protect */
      } B;
   } PBRIDGE_PACR0_7_32B_tag;

   typedef union {   /* PACR8_15 - Peripheral Access Control Registers */
      uint32_t R;
      struct {
         uint32_t  PACR8_BW:1;        /* Buffer Writes */
         uint32_t  PACR8_SP:1;        /* Supervisor Protect */
         uint32_t  PACR8_WP:1;        /* Write Protect */
         uint32_t  PACR8_TP:1;        /* Trusted Protect */
         uint32_t  PACR9_BW:1;        /* Buffer Writes */
         uint32_t  PACR9_SP:1;        /* Supervisor Protect */
         uint32_t  PACR9_WP:1;        /* Write Protect */
         uint32_t  PACR9_TP:1;        /* Trusted Protect */
         uint32_t  PACR10_BW:1;       /* Buffer Writes */
         uint32_t  PACR10_SP:1;       /* Supervisor Protect */
         uint32_t  PACR10_WP:1;       /* Write Protect */
         uint32_t  PACR10_TP:1;       /* Trusted Protect */
         uint32_t  PACR11_BW:1;       /* Buffer Writes */
         uint32_t  PACR11_SP:1;       /* Supervisor Protect */
         uint32_t  PACR11_WP:1;       /* Write Protect */
         uint32_t  PACR11_TP:1;       /* Trusted Protect */
         uint32_t  PACR12_BW:1;       /* Buffer Writes */
         uint32_t  PACR12_SP:1;       /* Supervisor Protect */
         uint32_t  PACR12_WP:1;       /* Write Protect */
         uint32_t  PACR12_TP:1;       /* Trusted Protect */
         uint32_t  PACR13_BW:1;       /* Buffer Writes */
         uint32_t  PACR13_SP:1;       /* Supervisor Protect */
         uint32_t  PACR13_WP:1;       /* Write Protect */
         uint32_t  PACR13_TP:1;       /* Trusted Protect */
         uint32_t  PACR14_BW:1;       /* Buffer Writes */
         uint32_t  PACR14_SP:1;       /* Supervisor Protect */
         uint32_t  PACR14_WP:1;       /* Write Protect */
         uint32_t  PACR14_TP:1;       /* Trusted Protect */
         uint32_t  PACR15_BW:1;       /* Buffer Writes */
         uint32_t  PACR15_SP:1;       /* Supervisor Protect */
         uint32_t  PACR15_WP:1;       /* Write Protect */
         uint32_t  PACR15_TP:1;       /* Trusted Protect */
      } B;
   } PBRIDGE_PACR8_15_32B_tag;

   typedef union {   /* PACR16_23 - Peripheral Access Control Registers */
      uint32_t R;
      struct {
         uint32_t  PACR16_BW:1;       /* Buffer Writes */
         uint32_t  PACR16_SP:1;       /* Supervisor Protect */
         uint32_t  PACR16_WP:1;       /* Write Protect */
         uint32_t  PACR16_TP:1;       /* Trusted Protect */
         uint32_t  PACR17_BW:1;       /* Buffer Writes */
         uint32_t  PACR17_SP:1;       /* Supervisor Protect */
         uint32_t  PACR17_WP:1;       /* Write Protect */
         uint32_t  PACR17_TP:1;       /* Trusted Protect */
         uint32_t  PACR18_BW:1;       /* Buffer Writes */
         uint32_t  PACR18_SP:1;       /* Supervisor Protect */
         uint32_t  PACR18_WP:1;       /* Write Protect */
         uint32_t  PACR18_TP:1;       /* Trusted Protect */
         uint32_t  PACR19_BW:1;       /* Buffer Writes */
         uint32_t  PACR19_SP:1;       /* Supervisor Protect */
         uint32_t  PACR19_WP:1;       /* Write Protect */
         uint32_t  PACR19_TP:1;       /* Trusted Protect */
         uint32_t  PACR20_BW:1;       /* Buffer Writes */
         uint32_t  PACR20_SP:1;       /* Supervisor Protect */
         uint32_t  PACR20_WP:1;       /* Write Protect */
         uint32_t  PACR20_TP:1;       /* Trusted Protect */
         uint32_t  PACR21_BW:1;       /* Buffer Writes */
         uint32_t  PACR21_SP:1;       /* Supervisor Protect */
         uint32_t  PACR21_WP:1;       /* Write Protect */
         uint32_t  PACR21_TP:1;       /* Trusted Protect */
         uint32_t  PACR22_BW:1;       /* Buffer Writes */
         uint32_t  PACR22_SP:1;       /* Supervisor Protect */
         uint32_t  PACR22_WP:1;       /* Write Protect */
         uint32_t  PACR22_TP:1;       /* Trusted Protect */
         uint32_t  PACR23_BW:1;       /* Buffer Writes */
         uint32_t  PACR23_SP:1;       /* Supervisor Protect */
         uint32_t  PACR23_WP:1;       /* Write Protect */
         uint32_t  PACR23_TP:1;       /* Trusted Protect */
      } B;
   } PBRIDGE_PACR16_23_32B_tag;

   typedef union {   /* PACR24_31 - Peripheral Access Control Registers */
      uint32_t R;
      struct {
         uint32_t  PACR24_BW:1;       /* Buffer Writes */
         uint32_t  PACR24_SP:1;       /* Supervisor Protect */
         uint32_t  PACR24_WP:1;       /* Write Protect */
         uint32_t  PACR24_TP:1;       /* Trusted Protect */
         uint32_t  PACR25_BW:1;       /* Buffer Writes */
         uint32_t  PACR25_SP:1;       /* Supervisor Protect */
         uint32_t  PACR25_WP:1;       /* Write Protect */
         uint32_t  PACR25_TP:1;       /* Trusted Protect */
         uint32_t  PACR26_BW:1;       /* Buffer Writes */
         uint32_t  PACR26_SP:1;       /* Supervisor Protect */
         uint32_t  PACR26_WP:1;       /* Write Protect */
         uint32_t  PACR26_TP:1;       /* Trusted Protect */
         uint32_t  PACR27_BW:1;       /* Buffer Writes */
         uint32_t  PACR27_SP:1;       /* Supervisor Protect */
         uint32_t  PACR27_WP:1;       /* Write Protect */
         uint32_t  PACR27_TP:1;       /* Trusted Protect */
         uint32_t  PACR28_BW:1;       /* Buffer Writes */
         uint32_t  PACR28_SP:1;       /* Supervisor Protect */
         uint32_t  PACR28_WP:1;       /* Write Protect */
         uint32_t  PACR28_TP:1;       /* Trusted Protect */
         uint32_t  PACR29_BW:1;       /* Buffer Writes */
         uint32_t  PACR29_SP:1;       /* Supervisor Protect */
         uint32_t  PACR29_WP:1;       /* Write Protect */
         uint32_t  PACR29_TP:1;       /* Trusted Protect */
         uint32_t  PACR30_BW:1;       /* Buffer Writes */
         uint32_t  PACR30_SP:1;       /* Supervisor Protect */
         uint32_t  PACR30_WP:1;       /* Write Protect */
         uint32_t  PACR30_TP:1;       /* Trusted Protect */
         uint32_t  PACR31_BW:1;       /* Buffer Writes */
         uint32_t  PACR31_SP:1;       /* Supervisor Protect */
         uint32_t  PACR31_WP:1;       /* Write Protect */
         uint32_t  PACR31_TP:1;       /* Trusted Protect */
      } B;
   } PBRIDGE_PACR24_31_32B_tag;

   typedef union {   /* OPACR0_7 - Off-Platform Peripheral Access Control Registers */
      uint32_t R;
      struct {
         uint32_t  OPACR0_BW:1;       /* Buffer Writes */
         uint32_t  OPACR0_SP:1;       /* Supervisor Protect */
         uint32_t  OPACR0_WP:1;       /* Write Protect */
         uint32_t  OPACR0_TP:1;       /* Trusted Protect */
         uint32_t  OPACR1_BW:1;       /* Buffer Writes */
         uint32_t  OPACR1_SP:1;       /* Supervisor Protect */
         uint32_t  OPACR1_WP:1;       /* Write Protect */
         uint32_t  OPACR1_TP:1;       /* Trusted Protect */
         uint32_t  OPACR2_BW:1;       /* Buffer Writes */
         uint32_t  OPACR2_SP:1;       /* Supervisor Protect */
         uint32_t  OPACR2_WP:1;       /* Write Protect */
         uint32_t  OPACR2_TP:1;       /* Trusted Protect */
         uint32_t  OPACR3_BW:1;       /* Buffer Writes */
         uint32_t  OPACR3_SP:1;       /* Supervisor Protect */
         uint32_t  OPACR3_WP:1;       /* Write Protect */
         uint32_t  OPACR3_TP:1;       /* Trusted Protect */
         uint32_t  OPACR4_BW:1;       /* Buffer Writes */
         uint32_t  OPACR4_SP:1;       /* Supervisor Protect */
         uint32_t  OPACR4_WP:1;       /* Write Protect */
         uint32_t  OPACR4_TP:1;       /* Trusted Protect */
         uint32_t  OPACR5_BW:1;       /* Buffer Writes */
         uint32_t  OPACR5_SP:1;       /* Supervisor Protect */
         uint32_t  OPACR5_WP:1;       /* Write Protect */
         uint32_t  OPACR5_TP:1;       /* Trusted Protect */
         uint32_t  OPACR6_BW:1;       /* Buffer Writes */
         uint32_t  OPACR6_SP:1;       /* Supervisor Protect */
         uint32_t  OPACR6_WP:1;       /* Write Protect */
         uint32_t  OPACR6_TP:1;       /* Trusted Protect */
         uint32_t  OPACR7_BW:1;       /* Buffer Writes */
         uint32_t  OPACR7_SP:1;       /* Supervisor Protect */
         uint32_t  OPACR7_WP:1;       /* Write Protect */
         uint32_t  OPACR7_TP:1;       /* Trusted Protect */
      } B;
   } PBRIDGE_OPACR0_7_32B_tag;

   typedef union {   /* OPACR8_15 - Off-Platform Peripheral Access Control Registers */
      uint32_t R;
      struct {
         uint32_t  OPACR8_BW:1;       /* Buffer Writes */
         uint32_t  OPACR8_SP:1;       /* Supervisor Protect */
         uint32_t  OPACR8_WP:1;       /* Write Protect */
         uint32_t  OPACR8_TP:1;       /* Trusted Protect */
         uint32_t  OPACR9_BW:1;       /* Buffer Writes */
         uint32_t  OPACR9_SP:1;       /* Supervisor Protect */
         uint32_t  OPACR9_WP:1;       /* Write Protect */
         uint32_t  OPACR9_TP:1;       /* Trusted Protect */
         uint32_t  OPACR10_BW:1;      /* Buffer Writes */
         uint32_t  OPACR10_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR10_WP:1;      /* Write Protect */
         uint32_t  OPACR10_TP:1;      /* Trusted Protect */
         uint32_t  OPACR11_BW:1;      /* Buffer Writes */
         uint32_t  OPACR11_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR11_WP:1;      /* Write Protect */
         uint32_t  OPACR11_TP:1;      /* Trusted Protect */
         uint32_t  OPACR12_BW:1;      /* Buffer Writes */
         uint32_t  OPACR12_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR12_WP:1;      /* Write Protect */
         uint32_t  OPACR12_TP:1;      /* Trusted Protect */
         uint32_t  OPACR13_BW:1;      /* Buffer Writes */
         uint32_t  OPACR13_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR13_WP:1;      /* Write Protect */
         uint32_t  OPACR13_TP:1;      /* Trusted Protect */
         uint32_t  OPACR14_BW:1;      /* Buffer Writes */
         uint32_t  OPACR14_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR14_WP:1;      /* Write Protect */
         uint32_t  OPACR14_TP:1;      /* Trusted Protect */
         uint32_t  OPACR15_BW:1;      /* Buffer Writes */
         uint32_t  OPACR15_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR15_WP:1;      /* Write Protect */
         uint32_t  OPACR15_TP:1;      /* Trusted Protect */
      } B;
   } PBRIDGE_OPACR8_15_32B_tag;

   typedef union {   /* OPACR16_23 - Off-Platform Peripheral Access Control Registers */
      uint32_t R;
      struct {
         uint32_t  OPACR16_BW:1;      /* Buffer Writes */
         uint32_t  OPACR16_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR16_WP:1;      /* Write Protect */
         uint32_t  OPACR16_TP:1;      /* Trusted Protect */
         uint32_t  OPACR17_BW:1;      /* Buffer Writes */
         uint32_t  OPACR17_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR17_WP:1;      /* Write Protect */
         uint32_t  OPACR17_TP:1;      /* Trusted Protect */
         uint32_t  OPACR18_BW:1;      /* Buffer Writes */
         uint32_t  OPACR18_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR18_WP:1;      /* Write Protect */
         uint32_t  OPACR18_TP:1;      /* Trusted Protect */
         uint32_t  OPACR19_BW:1;      /* Buffer Writes */
         uint32_t  OPACR19_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR19_WP:1;      /* Write Protect */
         uint32_t  OPACR19_TP:1;      /* Trusted Protect */
         uint32_t  OPACR20_BW:1;      /* Buffer Writes */
         uint32_t  OPACR20_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR20_WP:1;      /* Write Protect */
         uint32_t  OPACR20_TP:1;      /* Trusted Protect */
         uint32_t  OPACR21_BW:1;      /* Buffer Writes */
         uint32_t  OPACR21_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR21_WP:1;      /* Write Protect */
         uint32_t  OPACR21_TP:1;      /* Trusted Protect */
         uint32_t  OPACR22_BW:1;      /* Buffer Writes */
         uint32_t  OPACR22_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR22_WP:1;      /* Write Protect */
         uint32_t  OPACR22_TP:1;      /* Trusted Protect */
         uint32_t  OPACR23_BW:1;      /* Buffer Writes */
         uint32_t  OPACR23_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR23_WP:1;      /* Write Protect */
         uint32_t  OPACR23_TP:1;      /* Trusted Protect */
      } B;
   } PBRIDGE_OPACR16_23_32B_tag;

   typedef union {   /* OPACR24_31 - Off-Platform Peripheral Access Control Registers */
      uint32_t R;
      struct {
         uint32_t  OPACR24_BW:1;      /* Buffer Writes */
         uint32_t  OPACR24_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR24_WP:1;      /* Write Protect */
         uint32_t  OPACR24_TP:1;      /* Trusted Protect */
         uint32_t  OPACR25_BW:1;      /* Buffer Writes */
         uint32_t  OPACR25_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR25_WP:1;      /* Write Protect */
         uint32_t  OPACR25_TP:1;      /* Trusted Protect */
         uint32_t  OPACR26_BW:1;      /* Buffer Writes */
         uint32_t  OPACR26_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR26_WP:1;      /* Write Protect */
         uint32_t  OPACR26_TP:1;      /* Trusted Protect */
         uint32_t  OPACR27_BW:1;      /* Buffer Writes */
         uint32_t  OPACR27_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR27_WP:1;      /* Write Protect */
         uint32_t  OPACR27_TP:1;      /* Trusted Protect */
         uint32_t  OPACR28_BW:1;      /* Buffer Writes */
         uint32_t  OPACR28_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR28_WP:1;      /* Write Protect */
         uint32_t  OPACR28_TP:1;      /* Trusted Protect */
         uint32_t  OPACR29_BW:1;      /* Buffer Writes */
         uint32_t  OPACR29_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR29_WP:1;      /* Write Protect */
         uint32_t  OPACR29_TP:1;      /* Trusted Protect */
         uint32_t  OPACR30_BW:1;      /* Buffer Writes */
         uint32_t  OPACR30_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR30_WP:1;      /* Write Protect */
         uint32_t  OPACR30_TP:1;      /* Trusted Protect */
         uint32_t  OPACR31_BW:1;      /* Buffer Writes */
         uint32_t  OPACR31_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR31_WP:1;      /* Write Protect */
         uint32_t  OPACR31_TP:1;      /* Trusted Protect */
      } B;
   } PBRIDGE_OPACR24_31_32B_tag;

   typedef union {   /* OPACR32_39 - Off-Platform Peripheral Access Control Registers */
      uint32_t R;
      struct {
         uint32_t  OPACR32_BW:1;      /* Buffer Writes */
         uint32_t  OPACR32_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR32_WP:1;      /* Write Protect */
         uint32_t  OPACR32_TP:1;      /* Trusted Protect */
         uint32_t  OPACR33_BW:1;      /* Buffer Writes */
         uint32_t  OPACR33_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR33_WP:1;      /* Write Protect */
         uint32_t  OPACR33_TP:1;      /* Trusted Protect */
         uint32_t  OPACR34_BW:1;      /* Buffer Writes */
         uint32_t  OPACR34_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR34_WP:1;      /* Write Protect */
         uint32_t  OPACR34_TP:1;      /* Trusted Protect */
         uint32_t  OPACR35_BW:1;      /* Buffer Writes */
         uint32_t  OPACR35_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR35_WP:1;      /* Write Protect */
         uint32_t  OPACR35_TP:1;      /* Trusted Protect */
         uint32_t  OPACR36_BW:1;      /* Buffer Writes */
         uint32_t  OPACR36_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR36_WP:1;      /* Write Protect */
         uint32_t  OPACR36_TP:1;      /* Trusted Protect */
         uint32_t  OPACR37_BW:1;      /* Buffer Writes */
         uint32_t  OPACR37_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR37_WP:1;      /* Write Protect */
         uint32_t  OPACR37_TP:1;      /* Trusted Protect */
         uint32_t  OPACR38_BW:1;      /* Buffer Writes */
         uint32_t  OPACR38_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR38_WP:1;      /* Write Protect */
         uint32_t  OPACR38_TP:1;      /* Trusted Protect */
         uint32_t  OPACR39_BW:1;      /* Buffer Writes */
         uint32_t  OPACR39_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR39_WP:1;      /* Write Protect */
         uint32_t  OPACR39_TP:1;      /* Trusted Protect */
      } B;
   } PBRIDGE_OPACR32_39_32B_tag;

   typedef union {   /* OPACR40_47 - Off-Platform Peripheral Access Control Registers */
      uint32_t R;
      struct {
         uint32_t  OPACR40_BW:1;      /* Buffer Writes */
         uint32_t  OPACR40_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR40_WP:1;      /* Write Protect */
         uint32_t  OPACR40_TP:1;      /* Trusted Protect */
         uint32_t  OPACR41_BW:1;      /* Buffer Writes */
         uint32_t  OPACR41_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR41_WP:1;      /* Write Protect */
         uint32_t  OPACR41_TP:1;      /* Trusted Protect */
         uint32_t  OPACR42_BW:1;      /* Buffer Writes */
         uint32_t  OPACR42_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR42_WP:1;      /* Write Protect */
         uint32_t  OPACR42_TP:1;      /* Trusted Protect */
         uint32_t  OPACR43_BW:1;      /* Buffer Writes */
         uint32_t  OPACR43_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR43_WP:1;      /* Write Protect */
         uint32_t  OPACR43_TP:1;      /* Trusted Protect */
         uint32_t  OPACR44_BW:1;      /* Buffer Writes */
         uint32_t  OPACR44_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR44_WP:1;      /* Write Protect */
         uint32_t  OPACR44_TP:1;      /* Trusted Protect */
         uint32_t  OPACR45_BW:1;      /* Buffer Writes */
         uint32_t  OPACR45_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR45_WP:1;      /* Write Protect */
         uint32_t  OPACR45_TP:1;      /* Trusted Protect */
         uint32_t  OPACR46_BW:1;      /* Buffer Writes */
         uint32_t  OPACR46_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR46_WP:1;      /* Write Protect */
         uint32_t  OPACR46_TP:1;      /* Trusted Protect */
         uint32_t  OPACR47_BW:1;      /* Buffer Writes */
         uint32_t  OPACR47_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR47_WP:1;      /* Write Protect */
         uint32_t  OPACR47_TP:1;      /* Trusted Protect */
      } B;
   } PBRIDGE_OPACR40_47_32B_tag;

   typedef union {   /* OPACR48_55 - Off-Platform Peripheral Access Control Registers */
      uint32_t R;
      struct {
         uint32_t  OPACR48_BW:1;      /* Buffer Writes */
         uint32_t  OPACR48_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR48_WP:1;      /* Write Protect */
         uint32_t  OPACR48_TP:1;      /* Trusted Protect */
         uint32_t  OPACR49_BW:1;      /* Buffer Writes */
         uint32_t  OPACR49_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR49_WP:1;      /* Write Protect */
         uint32_t  OPACR49_TP:1;      /* Trusted Protect */
         uint32_t  OPACR50_BW:1;      /* Buffer Writes */
         uint32_t  OPACR50_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR50_WP:1;      /* Write Protect */
         uint32_t  OPACR50_TP:1;      /* Trusted Protect */
         uint32_t  OPACR51_BW:1;      /* Buffer Writes */
         uint32_t  OPACR51_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR51_WP:1;      /* Write Protect */
         uint32_t  OPACR51_TP:1;      /* Trusted Protect */
         uint32_t  OPACR52_BW:1;      /* Buffer Writes */
         uint32_t  OPACR52_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR52_WP:1;      /* Write Protect */
         uint32_t  OPACR52_TP:1;      /* Trusted Protect */
         uint32_t  OPACR53_BW:1;      /* Buffer Writes */
         uint32_t  OPACR53_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR53_WP:1;      /* Write Protect */
         uint32_t  OPACR53_TP:1;      /* Trusted Protect */
         uint32_t  OPACR54_BW:1;      /* Buffer Writes */
         uint32_t  OPACR54_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR54_WP:1;      /* Write Protect */
         uint32_t  OPACR54_TP:1;      /* Trusted Protect */
         uint32_t  OPACR55_BW:1;      /* Buffer Writes */
         uint32_t  OPACR55_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR55_WP:1;      /* Write Protect */
         uint32_t  OPACR55_TP:1;      /* Trusted Protect */
      } B;
   } PBRIDGE_OPACR48_55_32B_tag;

   typedef union {   /* OPACR56_63 - Off-Platform Peripheral Access Control Registers */
      uint32_t R;
      struct {
         uint32_t  OPACR56_BW:1;      /* Buffer Writes */
         uint32_t  OPACR56_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR56_WP:1;      /* Write Protect */
         uint32_t  OPACR56_TP:1;      /* Trusted Protect */
         uint32_t  OPACR57_BW:1;      /* Buffer Writes */
         uint32_t  OPACR57_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR57_WP:1;      /* Write Protect */
         uint32_t  OPACR57_TP:1;      /* Trusted Protect */
         uint32_t  OPACR58_BW:1;      /* Buffer Writes */
         uint32_t  OPACR58_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR58_WP:1;      /* Write Protect */
         uint32_t  OPACR58_TP:1;      /* Trusted Protect */
         uint32_t  OPACR59_BW:1;      /* Buffer Writes */
         uint32_t  OPACR59_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR59_WP:1;      /* Write Protect */
         uint32_t  OPACR59_TP:1;      /* Trusted Protect */
         uint32_t  OPACR60_BW:1;      /* Buffer Writes */
         uint32_t  OPACR60_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR60_WP:1;      /* Write Protect */
         uint32_t  OPACR60_TP:1;      /* Trusted Protect */
         uint32_t  OPACR61_BW:1;      /* Buffer Writes */
         uint32_t  OPACR61_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR61_WP:1;      /* Write Protect */
         uint32_t  OPACR61_TP:1;      /* Trusted Protect */
         uint32_t  OPACR62_BW:1;      /* Buffer Writes */
         uint32_t  OPACR62_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR62_WP:1;      /* Write Protect */
         uint32_t  OPACR62_TP:1;      /* Trusted Protect */
         uint32_t  OPACR63_BW:1;      /* Buffer Writes */
         uint32_t  OPACR63_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR63_WP:1;      /* Write Protect */
         uint32_t  OPACR63_TP:1;      /* Trusted Protect */
      } B;
   } PBRIDGE_OPACR56_63_32B_tag;

   typedef union {   /* OPACR64_71 - Off-Platform Peripheral Access Control Registers */
      uint32_t R;
      struct {
         uint32_t  OPACR64_BW:1;      /* Buffer Writes */
         uint32_t  OPACR64_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR64_WP:1;      /* Write Protect */
         uint32_t  OPACR64_TP:1;      /* Trusted Protect */
         uint32_t  OPACR65_BW:1;      /* Buffer Writes */
         uint32_t  OPACR65_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR65_WP:1;      /* Write Protect */
         uint32_t  OPACR65_TP:1;      /* Trusted Protect */
         uint32_t  OPACR66_BW:1;      /* Buffer Writes */
         uint32_t  OPACR66_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR66_WP:1;      /* Write Protect */
         uint32_t  OPACR66_TP:1;      /* Trusted Protect */
         uint32_t  OPACR67_BW:1;      /* Buffer Writes */
         uint32_t  OPACR67_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR67_WP:1;      /* Write Protect */
         uint32_t  OPACR67_TP:1;      /* Trusted Protect */
         uint32_t  OPACR68_BW:1;      /* Buffer Writes */
         uint32_t  OPACR68_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR68_WP:1;      /* Write Protect */
         uint32_t  OPACR68_TP:1;      /* Trusted Protect */
         uint32_t  OPACR69_BW:1;      /* Buffer Writes */
         uint32_t  OPACR69_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR69_WP:1;      /* Write Protect */
         uint32_t  OPACR69_TP:1;      /* Trusted Protect */
         uint32_t  OPACR70_BW:1;      /* Buffer Writes */
         uint32_t  OPACR70_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR70_WP:1;      /* Write Protect */
         uint32_t  OPACR70_TP:1;      /* Trusted Protect */
         uint32_t  OPACR71_BW:1;      /* Buffer Writes */
         uint32_t  OPACR71_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR71_WP:1;      /* Write Protect */
         uint32_t  OPACR71_TP:1;      /* Trusted Protect */
      } B;
   } PBRIDGE_OPACR64_71_32B_tag;

   typedef union {   /* OPACR72_79 - Off-Platform Peripheral Access Control Registers */
      uint32_t R;
      struct {
         uint32_t  OPACR72_BW:1;      /* Buffer Writes */
         uint32_t  OPACR72_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR72_WP:1;      /* Write Protect */
         uint32_t  OPACR72_TP:1;      /* Trusted Protect */
         uint32_t  OPACR73_BW:1;      /* Buffer Writes */
         uint32_t  OPACR73_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR73_WP:1;      /* Write Protect */
         uint32_t  OPACR73_TP:1;      /* Trusted Protect */
         uint32_t  OPACR74_BW:1;      /* Buffer Writes */
         uint32_t  OPACR74_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR74_WP:1;      /* Write Protect */
         uint32_t  OPACR74_TP:1;      /* Trusted Protect */
         uint32_t  OPACR75_BW:1;      /* Buffer Writes */
         uint32_t  OPACR75_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR75_WP:1;      /* Write Protect */
         uint32_t  OPACR75_TP:1;      /* Trusted Protect */
         uint32_t  OPACR76_BW:1;      /* Buffer Writes */
         uint32_t  OPACR76_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR76_WP:1;      /* Write Protect */
         uint32_t  OPACR76_TP:1;      /* Trusted Protect */
         uint32_t  OPACR77_BW:1;      /* Buffer Writes */
         uint32_t  OPACR77_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR77_WP:1;      /* Write Protect */
         uint32_t  OPACR77_TP:1;      /* Trusted Protect */
         uint32_t  OPACR78_BW:1;      /* Buffer Writes */
         uint32_t  OPACR78_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR78_WP:1;      /* Write Protect */
         uint32_t  OPACR78_TP:1;      /* Trusted Protect */
         uint32_t  OPACR79_BW:1;      /* Buffer Writes */
         uint32_t  OPACR79_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR79_WP:1;      /* Write Protect */
         uint32_t  OPACR79_TP:1;      /* Trusted Protect */
      } B;
   } PBRIDGE_OPACR72_79_32B_tag;

   typedef union {   /* OPACR80_87 - Off-Platform Peripheral Access Control Registers */
      uint32_t R;
      struct {
         uint32_t  OPACR80_BW:1;      /* Buffer Writes */
         uint32_t  OPACR80_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR80_WP:1;      /* Write Protect */
         uint32_t  OPACR80_TP:1;      /* Trusted Protect */
         uint32_t  OPACR81_BW:1;      /* Buffer Writes */
         uint32_t  OPACR81_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR81_WP:1;      /* Write Protect */
         uint32_t  OPACR81_TP:1;      /* Trusted Protect */
         uint32_t  OPACR82_BW:1;      /* Buffer Writes */
         uint32_t  OPACR82_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR82_WP:1;      /* Write Protect */
         uint32_t  OPACR82_TP:1;      /* Trusted Protect */
         uint32_t  OPACR83_BW:1;      /* Buffer Writes */
         uint32_t  OPACR83_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR83_WP:1;      /* Write Protect */
         uint32_t  OPACR83_TP:1;      /* Trusted Protect */
         uint32_t  OPACR84_BW:1;      /* Buffer Writes */
         uint32_t  OPACR84_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR84_WP:1;      /* Write Protect */
         uint32_t  OPACR84_TP:1;      /* Trusted Protect */
         uint32_t  OPACR85_BW:1;      /* Buffer Writes */
         uint32_t  OPACR85_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR85_WP:1;      /* Write Protect */
         uint32_t  OPACR85_TP:1;      /* Trusted Protect */
         uint32_t  OPACR86_BW:1;      /* Buffer Writes */
         uint32_t  OPACR86_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR86_WP:1;      /* Write Protect */
         uint32_t  OPACR86_TP:1;      /* Trusted Protect */
         uint32_t  OPACR87_BW:1;      /* Buffer Writes */
         uint32_t  OPACR87_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR87_WP:1;      /* Write Protect */
         uint32_t  OPACR87_TP:1;      /* Trusted Protect */
      } B;
   } PBRIDGE_OPACR80_87_32B_tag;

   typedef union {   /* OPACR88_95 - Off-Platform Peripheral Access Control Registers */
      uint32_t R;
      struct {
         uint32_t  OPACR88_BW:1;      /* Buffer Writes */
         uint32_t  OPACR88_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR88_WP:1;      /* Write Protect */
         uint32_t  OPACR88_TP:1;      /* Trusted Protect */
         uint32_t  OPACR89_BW:1;      /* Buffer Writes */
         uint32_t  OPACR89_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR89_WP:1;      /* Write Protect */
         uint32_t  OPACR89_TP:1;      /* Trusted Protect */
         uint32_t  OPACR90_BW:1;      /* Buffer Writes */
         uint32_t  OPACR90_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR90_WP:1;      /* Write Protect */
         uint32_t  OPACR90_TP:1;      /* Trusted Protect */
         uint32_t  OPACR91_BW:1;      /* Buffer Writes */
         uint32_t  OPACR91_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR91_WP:1;      /* Write Protect */
         uint32_t  OPACR91_TP:1;      /* Trusted Protect */
         uint32_t  OPACR92_BW:1;      /* Buffer Writes */
         uint32_t  OPACR92_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR92_WP:1;      /* Write Protect */
         uint32_t  OPACR92_TP:1;      /* Trusted Protect */
         uint32_t  OPACR93_BW:1;      /* Buffer Writes */
         uint32_t  OPACR93_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR93_WP:1;      /* Write Protect */
         uint32_t  OPACR93_TP:1;      /* Trusted Protect */
         uint32_t  OPACR94_BW:1;      /* Buffer Writes */
         uint32_t  OPACR94_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR94_WP:1;      /* Write Protect */
         uint32_t  OPACR94_TP:1;      /* Trusted Protect */
         uint32_t  OPACR95_BW:1;      /* Buffer Writes */
         uint32_t  OPACR95_SP:1;      /* Supervisor Protect */
         uint32_t  OPACR95_WP:1;      /* Write Protect */
         uint32_t  OPACR95_TP:1;      /* Trusted Protect */
      } B;
   } PBRIDGE_OPACR88_95_32B_tag;



   typedef struct PBRIDGE_struct_tag { /* start of PBRIDGE_tag */
                                   /* MPROT - Master Privilege Registers */
      PBRIDGE_MPROT_32B_tag MPROT;            /* offset: 0x0000 size: 32 bit */
      int8_t PBRIDGE_reserved_0004[28];
                        /* PACR0_7 - Peripheral Access Control Registers */
      PBRIDGE_PACR0_7_32B_tag PACR0_7;        /* offset: 0x0020 size: 32 bit */
                       /* PACR8_15 - Peripheral Access Control Registers */
      PBRIDGE_PACR8_15_32B_tag PACR8_15;      /* offset: 0x0024 size: 32 bit */
                      /* PACR16_23 - Peripheral Access Control Registers */
      PBRIDGE_PACR16_23_32B_tag PACR16_23;    /* offset: 0x0028 size: 32 bit */
                      /* PACR24_31 - Peripheral Access Control Registers */
      PBRIDGE_PACR24_31_32B_tag PACR24_31;    /* offset: 0x002C size: 32 bit */
      int8_t PBRIDGE_reserved_0030[16];
          /* OPACR0_7 - Off-Platform Peripheral Access Control Registers */
      PBRIDGE_OPACR0_7_32B_tag OPACR0_7;      /* offset: 0x0040 size: 32 bit */
         /* OPACR8_15 - Off-Platform Peripheral Access Control Registers */
      PBRIDGE_OPACR8_15_32B_tag OPACR8_15;    /* offset: 0x0044 size: 32 bit */
        /* OPACR16_23 - Off-Platform Peripheral Access Control Registers */
      PBRIDGE_OPACR16_23_32B_tag OPACR16_23;  /* offset: 0x0048 size: 32 bit */
        /* OPACR24_31 - Off-Platform Peripheral Access Control Registers */
      PBRIDGE_OPACR24_31_32B_tag OPACR24_31;  /* offset: 0x004C size: 32 bit */
        /* OPACR32_39 - Off-Platform Peripheral Access Control Registers */
      PBRIDGE_OPACR32_39_32B_tag OPACR32_39;  /* offset: 0x0050 size: 32 bit */
        /* OPACR40_47 - Off-Platform Peripheral Access Control Registers */
      PBRIDGE_OPACR40_47_32B_tag OPACR40_47;  /* offset: 0x0054 size: 32 bit */
        /* OPACR48_55 - Off-Platform Peripheral Access Control Registers */
      PBRIDGE_OPACR48_55_32B_tag OPACR48_55;  /* offset: 0x0058 size: 32 bit */
        /* OPACR56_63 - Off-Platform Peripheral Access Control Registers */
      PBRIDGE_OPACR56_63_32B_tag OPACR56_63;  /* offset: 0x005C size: 32 bit */
        /* OPACR64_71 - Off-Platform Peripheral Access Control Registers */
      PBRIDGE_OPACR64_71_32B_tag OPACR64_71;  /* offset: 0x0060 size: 32 bit */
        /* OPACR72_79 - Off-Platform Peripheral Access Control Registers */
      PBRIDGE_OPACR72_79_32B_tag OPACR72_79;  /* offset: 0x0064 size: 32 bit */
        /* OPACR80_87 - Off-Platform Peripheral Access Control Registers */
      PBRIDGE_OPACR80_87_32B_tag OPACR80_87;  /* offset: 0x0068 size: 32 bit */
        /* OPACR88_95 - Off-Platform Peripheral Access Control Registers */
      PBRIDGE_OPACR88_95_32B_tag OPACR88_95;  /* offset: 0x006C size: 32 bit */
   } PBRIDGE_tag;


#define PBRIDGE  (*(volatile PBRIDGE_tag *) 0xFFF00000UL)



/****************************************************************/
/*                                                              */
/* Module: MAX  */
/*                                                              */
/****************************************************************/


   /* Register layout for all registers MPR... */

   typedef union {   /* Master Priority Register for slave port n */
      uint32_t R;
      struct {
         uint32_t:1;
         uint32_t  MSTR_7:3;          /* Master 7 Priority */
         uint32_t:1;
         uint32_t  MSTR_6:3;          /* Master 6 Priority */
         uint32_t:1;
         uint32_t  MSTR_5:3;          /* Master 5 Priority */
         uint32_t:1;
         uint32_t  MSTR_4:3;          /* Master 4 Priority */
         uint32_t:1;
         uint32_t  MSTR_3:3;          /* Master 3 Priority */
         uint32_t:1;
         uint32_t  MSTR_2:3;          /* Master 2 Priority */
         uint32_t:1;
         uint32_t  MSTR_1:3;          /* Master 1 Priority */
         uint32_t:1;
         uint32_t  MSTR_0:3;          /* Master 0 Priority */
      } B;
   } MAX_MPR_32B_tag;


   /* Register layout for all registers AMPR matches xxx */


   /* Register layout for all registers SGPCR... */

   typedef union {   /* MAX_SGPCRn - MAX General Purpose Control Register for Slave Port n */
      uint32_t R;
      struct {
         uint32_t  RO:1;              /* Read Only */
         uint32_t  HLP:1;             /* Halt Low Priority */
         uint32_t:6;
         uint32_t  HPE7:1;            /* High Priority Enable */
         uint32_t  HPE6:1;            /* High Priority Enable */
         uint32_t  HPE5:1;            /* High Priority Enable */
         uint32_t  HPE4:1;            /* High Priority Enable */
         uint32_t  HPE3:1;            /* High Priority Enable */
         uint32_t  HPE2:1;            /* High Priority Enable */
         uint32_t  HPE1:1;            /* High Priority Enable */
         uint32_t  HPE0:1;            /* High Priority Enable */
         uint32_t:6;
         uint32_t  ARB:2;             /* Arbitration Mode */
         uint32_t:2;
         uint32_t  PCTL:2;            /* Parking Control */
         uint32_t:1;
         uint32_t  PARK:3;            /* Park */
      } B;
   } MAX_SGPCR_32B_tag;


   /* Register layout for all registers ASGPCR... */

   typedef union {   /* MAX_ASGPCRn - MAX Alternate General Purpose Control Register n */
      uint32_t R;
      struct {
         uint32_t:1;
         uint32_t  HLP:1;             /* Halt Low Priority */
         uint32_t:6;
         uint32_t  HPE7:1;            /* High Priority Enable */
         uint32_t  HPE6:1;            /* High Priority Enable */
         uint32_t  HPE5:1;            /* High Priority Enable */
         uint32_t  HPE4:1;            /* High Priority Enable */
         uint32_t  HPE3:1;            /* High Priority Enable */
         uint32_t  HPE2:1;            /* High Priority Enable */
         uint32_t  HPE1:1;            /* High Priority Enable */
         uint32_t  HPE0:1;            /* High Priority Enable */
         uint32_t:6;
         uint32_t  ARB:2;             /* Arbitration Mode */
         uint32_t:2;
         uint32_t  PCTL:2;            /* Parking Control */
         uint32_t:1;
         uint32_t  PARK:3;            /* Park */
      } B;
   } MAX_ASGPCR_32B_tag;


   /* Register layout for all registers MGPCR... */

   typedef union {   /* MAX_MGPCRn - Master General Purpose Control Register n */
      uint32_t R;
      struct {
         uint32_t:29;
         uint32_t  AULB:3;            /* Arbitrate on Undefined Length Bursts */
      } B;
   } MAX_MGPCR_32B_tag;


   typedef struct MAX_SLAVE_PORT_struct_tag {

                            /* Master Priority Register for slave port n */
      MAX_MPR_32B_tag MPR;                /* relative offset: 0x0000 */
                  /* Alternate Master Priority Register for slave port n */
      MAX_MPR_32B_tag AMPR;               /* relative offset: 0x0004 */
      int8_t MAX_SLAVE_PORT_reserved_0008[8];
    /* MAX_SGPCRn - MAX General Purpose Control Register for Slave Port n */
      MAX_SGPCR_32B_tag SGPCR;            /* relative offset: 0x0010 */
       /* MAX_ASGPCRn - MAX Alternate General Purpose Control Register n */
      MAX_ASGPCR_32B_tag ASGPCR;          /* relative offset: 0x0014 */
      int8_t MAX_SLAVE_PORT_reserved_0018[232];

   } MAX_SLAVE_PORT_tag;

   typedef struct MAX_MASTER_PORT_struct_tag {

               /* MAX_MGPCRn - Master General Purpose Control Register n */
      MAX_MGPCR_32B_tag MGPCR;            /* relative offset: 0x0000 */
      int8_t MAX_MASTER_PORT_reserved_0004[252];

   } MAX_MASTER_PORT_tag;


   typedef struct MAX_struct_tag { /* start of MAX_tag */
      union {
                                             /*  Register set SLAVE_PORT */
         MAX_SLAVE_PORT_tag SLAVE_PORT[8];  /* offset: 0x0000  (0x0100 x 8) */

         struct {
                            /* Master Priority Register for slave port n */
            MAX_MPR_32B_tag MPR0;          /* offset: 0x0000 size: 32 bit */
                  /* Alternate Master Priority Register for slave port n */
            MAX_MPR_32B_tag AMPR0;         /* offset: 0x0004 size: 32 bit */
            int8_t MAX_reserved_0008_I1[8];
          /* MAX_SGPCRn - MAX General Purpose Control Register for Slave Port n */
            MAX_SGPCR_32B_tag SGPCR0;      /* offset: 0x0010 size: 32 bit */
          /* MAX_ASGPCRn - MAX Alternate General Purpose Control Register n */
            MAX_ASGPCR_32B_tag ASGPCR0;    /* offset: 0x0014 size: 32 bit */
            int8_t MAX_reserved_0018_I1[232];
                            /* Master Priority Register for slave port n */
            MAX_MPR_32B_tag MPR1;          /* offset: 0x0100 size: 32 bit */
                  /* Alternate Master Priority Register for slave port n */
            MAX_MPR_32B_tag AMPR1;         /* offset: 0x0104 size: 32 bit */
            int8_t MAX_reserved_0108_I1[8];
          /* MAX_SGPCRn - MAX General Purpose Control Register for Slave Port n */
            MAX_SGPCR_32B_tag SGPCR1;      /* offset: 0x0110 size: 32 bit */
          /* MAX_ASGPCRn - MAX Alternate General Purpose Control Register n */
            MAX_ASGPCR_32B_tag ASGPCR1;    /* offset: 0x0114 size: 32 bit */
            int8_t MAX_reserved_0118_I1[232];
                            /* Master Priority Register for slave port n */
            MAX_MPR_32B_tag MPR2;          /* offset: 0x0200 size: 32 bit */
                  /* Alternate Master Priority Register for slave port n */
            MAX_MPR_32B_tag AMPR2;         /* offset: 0x0204 size: 32 bit */
            int8_t MAX_reserved_0208_I1[8];
          /* MAX_SGPCRn - MAX General Purpose Control Register for Slave Port n */
            MAX_SGPCR_32B_tag SGPCR2;      /* offset: 0x0210 size: 32 bit */
          /* MAX_ASGPCRn - MAX Alternate General Purpose Control Register n */
            MAX_ASGPCR_32B_tag ASGPCR2;    /* offset: 0x0214 size: 32 bit */
            int8_t MAX_reserved_0218_I1[232];
                            /* Master Priority Register for slave port n */
            MAX_MPR_32B_tag MPR3;          /* offset: 0x0300 size: 32 bit */
                  /* Alternate Master Priority Register for slave port n */
            MAX_MPR_32B_tag AMPR3;         /* offset: 0x0304 size: 32 bit */
            int8_t MAX_reserved_0308_I1[8];
          /* MAX_SGPCRn - MAX General Purpose Control Register for Slave Port n */
            MAX_SGPCR_32B_tag SGPCR3;      /* offset: 0x0310 size: 32 bit */
          /* MAX_ASGPCRn - MAX Alternate General Purpose Control Register n */
            MAX_ASGPCR_32B_tag ASGPCR3;    /* offset: 0x0314 size: 32 bit */
            int8_t MAX_reserved_0318_I1[232];
                            /* Master Priority Register for slave port n */
            MAX_MPR_32B_tag MPR4;          /* offset: 0x0400 size: 32 bit */
                  /* Alternate Master Priority Register for slave port n */
            MAX_MPR_32B_tag AMPR4;         /* offset: 0x0404 size: 32 bit */
            int8_t MAX_reserved_0408_I1[8];
          /* MAX_SGPCRn - MAX General Purpose Control Register for Slave Port n */
            MAX_SGPCR_32B_tag SGPCR4;      /* offset: 0x0410 size: 32 bit */
          /* MAX_ASGPCRn - MAX Alternate General Purpose Control Register n */
            MAX_ASGPCR_32B_tag ASGPCR4;    /* offset: 0x0414 size: 32 bit */
            int8_t MAX_reserved_0418_I1[232];
                            /* Master Priority Register for slave port n */
            MAX_MPR_32B_tag MPR5;          /* offset: 0x0500 size: 32 bit */
                  /* Alternate Master Priority Register for slave port n */
            MAX_MPR_32B_tag AMPR5;         /* offset: 0x0504 size: 32 bit */
            int8_t MAX_reserved_0508_I1[8];
          /* MAX_SGPCRn - MAX General Purpose Control Register for Slave Port n */
            MAX_SGPCR_32B_tag SGPCR5;      /* offset: 0x0510 size: 32 bit */
          /* MAX_ASGPCRn - MAX Alternate General Purpose Control Register n */
            MAX_ASGPCR_32B_tag ASGPCR5;    /* offset: 0x0514 size: 32 bit */
            int8_t MAX_reserved_0518_I1[232];
                            /* Master Priority Register for slave port n */
            MAX_MPR_32B_tag MPR6;          /* offset: 0x0600 size: 32 bit */
                  /* Alternate Master Priority Register for slave port n */
            MAX_MPR_32B_tag AMPR6;         /* offset: 0x0604 size: 32 bit */
            int8_t MAX_reserved_0608_I1[8];
          /* MAX_SGPCRn - MAX General Purpose Control Register for Slave Port n */
            MAX_SGPCR_32B_tag SGPCR6;      /* offset: 0x0610 size: 32 bit */
          /* MAX_ASGPCRn - MAX Alternate General Purpose Control Register n */
            MAX_ASGPCR_32B_tag ASGPCR6;    /* offset: 0x0614 size: 32 bit */
            int8_t MAX_reserved_0618_I1[232];
                            /* Master Priority Register for slave port n */
            MAX_MPR_32B_tag MPR7;          /* offset: 0x0700 size: 32 bit */
                  /* Alternate Master Priority Register for slave port n */
            MAX_MPR_32B_tag AMPR7;         /* offset: 0x0704 size: 32 bit */
            int8_t MAX_reserved_0708_I1[8];
          /* MAX_SGPCRn - MAX General Purpose Control Register for Slave Port n */
            MAX_SGPCR_32B_tag SGPCR7;      /* offset: 0x0710 size: 32 bit */
          /* MAX_ASGPCRn - MAX Alternate General Purpose Control Register n */
            MAX_ASGPCR_32B_tag ASGPCR7;    /* offset: 0x0714 size: 32 bit */
            int8_t MAX_reserved_0718_E1[232];
         };

      };
      union {
                                            /*  Register set MASTER_PORT */
         MAX_MASTER_PORT_tag MASTER_PORT[8];  /* offset: 0x0800  (0x0100 x 8) */

         struct {
               /* MAX_MGPCRn - Master General Purpose Control Register n */
            MAX_MGPCR_32B_tag MGPCR0;      /* offset: 0x0800 size: 32 bit */
            int8_t MAX_reserved_0804_I1[252];
            MAX_MGPCR_32B_tag MGPCR1;      /* offset: 0x0900 size: 32 bit */
            int8_t MAX_reserved_0904_I1[252];
            MAX_MGPCR_32B_tag MGPCR2;      /* offset: 0x0A00 size: 32 bit */
            int8_t MAX_reserved_0A04_I1[252];
            MAX_MGPCR_32B_tag MGPCR3;      /* offset: 0x0B00 size: 32 bit */
            int8_t MAX_reserved_0B04_I1[252];
            MAX_MGPCR_32B_tag MGPCR4;      /* offset: 0x0C00 size: 32 bit */
            int8_t MAX_reserved_0C04_I1[252];
            MAX_MGPCR_32B_tag MGPCR5;      /* offset: 0x0D00 size: 32 bit */
            int8_t MAX_reserved_0D04_I1[252];
            MAX_MGPCR_32B_tag MGPCR6;      /* offset: 0x0E00 size: 32 bit */
            int8_t MAX_reserved_0E04_I1[252];
            MAX_MGPCR_32B_tag MGPCR7;      /* offset: 0x0F00 size: 32 bit */
            int8_t MAX_reserved_0F04_E1[252];
         };

      };
   } MAX_tag;


#define MAX   (*(volatile MAX_tag *) 0xFFF04000UL)



/****************************************************************/
/*                                                              */
/* Module: MPU  */
/*                                                              */
/****************************************************************/

   typedef union {   /* MPU_CESR - MPU Control/Error Status Register */
      uint32_t R;
      struct {
         uint32_t  SPERR:8;           /* Slave Port n Error */
         uint32_t:4;
         uint32_t  HRL:4;             /* Hardware Revision Level */
         uint32_t  NSP:4;             /* Number of Slave Ports */
         uint32_t  NRGD:4;            /* Number of Region Descriptors */
         uint32_t:7;
         uint32_t  VLD:1;             /* Valid bit */
      } B;
   } MPU_CESR_32B_tag;


   /* Register layout for all registers EAR... */

   typedef union {   /* MPU_EARn - MPU Error Address Register, Slave Port n */
      uint32_t R;
      struct {
         uint32_t  EADDR:32;          /* Error Address */
      } B;
   } MPU_EAR_32B_tag;


   /* Register layout for all registers EDR... */

   typedef union {   /* MPU_EDRn - MPU Error Detail Register, Slave Port n */
      uint32_t R;
      struct {
         uint32_t  EACD:16;           /* Error Access Control Detail */
         uint32_t  EPID:8;            /* Error Process Identification */
         uint32_t  EMN:4;             /* Error Master Number */
         uint32_t  EATTR:3;           /* Error Attributes */
         uint32_t  ERW:1;             /* Error Read/Write */
      } B;
   } MPU_EDR_32B_tag;


   /* Register layout for all registers RGD_WORD0... */

   typedef union {   /* MPU_RGDn_Word0 - MPU Region Descriptor */
      uint32_t R;
      struct {
         uint32_t  SRTADDR:27;        /* Start Address */
         uint32_t:5;
      } B;
   } MPU_RGD_WORD0_32B_tag;


   /* Register layout for all registers RGD_WORD1... */

   typedef union {   /* MPU_RGDn_Word1 - MPU Region Descriptor */
      uint32_t R;
      struct {
         uint32_t  ENDADDR:27;        /* End Address */
         uint32_t:5;
      } B;
   } MPU_RGD_WORD1_32B_tag;


   /* Register layout for all registers RGD_WORD2... */

   typedef union {   /* MPU_RGDn_Word2 - MPU Region Descriptor */
      uint32_t R;
      struct {
         uint32_t  M7RE:1;            /* Bus Master 7 Read Enable */
         uint32_t  M7WE:1;            /* Bus Master 7 Write Enable */
         uint32_t  M6RE:1;            /* Bus Master 6 Read Enable */
         uint32_t  M6WE:1;            /* Bus Master 7 Write Enable */
         uint32_t  M5RE:1;            /* Bus Master 5 Read Enable */
         uint32_t  M5WE:1;            /* Bus Master 5 Write Enable */
         uint32_t  M4RE:1;            /* Bus Master 4 Read Enable */
         uint32_t  M4WE:1;            /* Bus Master 4 Write Enable */
         uint32_t  M3PE:1;            /* Bus Master 3 Process Identifier Enable */
         uint32_t  M3SM:2;            /* Bus Master 3 Supervisor Mode Access Control */
         uint32_t  M3UM:3;            /* Bus Master 3 User Mode Access Control */
         uint32_t  M2PE:1;            /* Bus Master 2 Process Identifier Enable */
         uint32_t  M2SM:2;            /* Bus Master 2 Supervisor Mode Access Control */
         uint32_t  M2UM:3;            /* Bus Master 2 User Mode Access Control */
         uint32_t  M1PE:1;            /* Bus Master 1 Process Identifier Enable */
         uint32_t  M1SM:2;            /* Bus Master 1 Supervisor Mode Access Control */
         uint32_t  M1UM:3;            /* Bus Master 1 User Mode Access Control */
         uint32_t  M0PE:1;            /* Bus Master 0 Process Identifier Enable */
         uint32_t  M0SM:2;            /* Bus Master 0 Supervisor Mode Access Control */
         uint32_t  M0UM:3;            /* Bus Master 0 User Mode Access Control */
      } B;
   } MPU_RGD_WORD2_32B_tag;


   /* Register layout for all registers RGD_WORD3... */

   typedef union {   /* MPU_RGDn_Word3 - MPU Region Descriptor */
      uint32_t R;
      struct {
         uint32_t  PID:8;             /* Process Identifier */
         uint32_t  PIDMASK:8;         /* Process Identifier Mask */
         uint32_t:15;
         uint32_t  VLD:1;             /* Valid */
      } B;
   } MPU_RGD_WORD3_32B_tag;


   /* Register layout for all registers RGDAAC... */

   typedef union {   /* MPU_RGDAACn -  MPU Region Descriptor Alternate Access Control */
      uint32_t R;
      struct {
         uint32_t  M7RE:1;            /* Bus Master 7 Read Enable */
         uint32_t  M7WE:1;            /* Bus Master 7 Write Enable */
         uint32_t  M6RE:1;            /* Bus Master 6 Read Enable */
         uint32_t  M6WE:1;            /* Bus Master 7 Write Enable */
         uint32_t  M5RE:1;            /* Bus Master 5 Read Enable */
         uint32_t  M5WE:1;            /* Bus Master 5 Write Enable */
         uint32_t  M4RE:1;            /* Bus Master 4 Read Enable */
         uint32_t  M4WE:1;            /* Bus Master 4 Write Enable */
         uint32_t  M3PE:1;            /* Bus Master 3 Process Identifier Enable */
         uint32_t  M3SM:2;            /* Bus Master 3 Supervisor Mode Access Control */
         uint32_t  M3UM:3;            /* Bus Master 3 User Mode Access Control */
         uint32_t  M2PE:1;            /* Bus Master 2 Process Identifier Enable */
         uint32_t  M2SM:2;            /* Bus Master 2 Supervisor Mode Access Control */
         uint32_t  M2UM:3;            /* Bus Master 2 User Mode Access Control */
         uint32_t  M1PE:1;            /* Bus Master 1 Process Identifier Enable */
         uint32_t  M1SM:2;            /* Bus Master 1 Supervisor Mode Access Control */
         uint32_t  M1UM:3;            /* Bus Master 1 User Mode Access Control */
         uint32_t  M0PE:1;            /* Bus Master 0 Process Identifier Enable */
         uint32_t  M0SM:2;            /* Bus Master 0 Supervisor Mode Access Control */
         uint32_t  M0UM:3;            /* Bus Master 0 User Mode Access Control */
      } B;
   } MPU_RGDAAC_32B_tag;


   typedef struct MPU_SLAVE_PORT_struct_tag {

                  /* MPU_EARn - MPU Error Address Register, Slave Port n */
      MPU_EAR_32B_tag EAR;                /* relative offset: 0x0000 */
                   /* MPU_EDRn - MPU Error Detail Register, Slave Port n */
      MPU_EDR_32B_tag EDR;                /* relative offset: 0x0004 */

   } MPU_SLAVE_PORT_tag;

   typedef struct MPU_REGION_struct_tag {

                               /* MPU_RGDn_Word0 - MPU Region Descriptor */
      MPU_RGD_WORD0_32B_tag RGD_WORD0;    /* relative offset: 0x0000 */
                               /* MPU_RGDn_Word1 - MPU Region Descriptor */
      MPU_RGD_WORD1_32B_tag RGD_WORD1;    /* relative offset: 0x0004 */
                               /* MPU_RGDn_Word2 - MPU Region Descriptor */
      MPU_RGD_WORD2_32B_tag RGD_WORD2;    /* relative offset: 0x0008 */
                               /* MPU_RGDn_Word3 - MPU Region Descriptor */
      MPU_RGD_WORD3_32B_tag RGD_WORD3;    /* relative offset: 0x000C */

   } MPU_REGION_tag;


   typedef struct MPU_struct_tag { /* start of MPU_tag */
                         /* MPU_CESR - MPU Control/Error Status Register */
      MPU_CESR_32B_tag CESR;               /* offset: 0x0000 size: 32 bit */
      int8_t MPU_reserved_0004_C[12];
      union {
                                             /*  Register set SLAVE_PORT */
         MPU_SLAVE_PORT_tag SLAVE_PORT[4];  /* offset: 0x0010  (0x0008 x 4) */

         struct {
                  /* MPU_EARn - MPU Error Address Register, Slave Port n */
            MPU_EAR_32B_tag EAR0;          /* offset: 0x0010 size: 32 bit */
                   /* MPU_EDRn - MPU Error Detail Register, Slave Port n */
            MPU_EDR_32B_tag EDR0;          /* offset: 0x0014 size: 32 bit */
                  /* MPU_EARn - MPU Error Address Register, Slave Port n */
            MPU_EAR_32B_tag EAR1;          /* offset: 0x0018 size: 32 bit */
                   /* MPU_EDRn - MPU Error Detail Register, Slave Port n */
            MPU_EDR_32B_tag EDR1;          /* offset: 0x001C size: 32 bit */
                  /* MPU_EARn - MPU Error Address Register, Slave Port n */
            MPU_EAR_32B_tag EAR2;          /* offset: 0x0020 size: 32 bit */
                   /* MPU_EDRn - MPU Error Detail Register, Slave Port n */
            MPU_EDR_32B_tag EDR2;          /* offset: 0x0024 size: 32 bit */
                  /* MPU_EARn - MPU Error Address Register, Slave Port n */
            MPU_EAR_32B_tag EAR3;          /* offset: 0x0028 size: 32 bit */
                   /* MPU_EDRn - MPU Error Detail Register, Slave Port n */
            MPU_EDR_32B_tag EDR3;          /* offset: 0x002C size: 32 bit */
         };

      };
      int8_t MPU_reserved_0030_C[976];
      union {
                                                 /*  Register set REGION */
         MPU_REGION_tag REGION[16];        /* offset: 0x0400  (0x0010 x 16) */

         struct {
                               /* MPU_RGDn_Word0 - MPU Region Descriptor */
            MPU_RGD_WORD0_32B_tag RGD0_WORD0;  /* offset: 0x0400 size: 32 bit */
                               /* MPU_RGDn_Word1 - MPU Region Descriptor */
            MPU_RGD_WORD1_32B_tag RGD0_WORD1;  /* offset: 0x0404 size: 32 bit */
                               /* MPU_RGDn_Word2 - MPU Region Descriptor */
            MPU_RGD_WORD2_32B_tag RGD0_WORD2;  /* offset: 0x0408 size: 32 bit */
                               /* MPU_RGDn_Word3 - MPU Region Descriptor */
            MPU_RGD_WORD3_32B_tag RGD0_WORD3;  /* offset: 0x040C size: 32 bit */
                               /* MPU_RGDn_Word0 - MPU Region Descriptor */
            MPU_RGD_WORD0_32B_tag RGD1_WORD0;  /* offset: 0x0410 size: 32 bit */
                               /* MPU_RGDn_Word1 - MPU Region Descriptor */
            MPU_RGD_WORD1_32B_tag RGD1_WORD1;  /* offset: 0x0414 size: 32 bit */
                               /* MPU_RGDn_Word2 - MPU Region Descriptor */
            MPU_RGD_WORD2_32B_tag RGD1_WORD2;  /* offset: 0x0418 size: 32 bit */
                               /* MPU_RGDn_Word3 - MPU Region Descriptor */
            MPU_RGD_WORD3_32B_tag RGD1_WORD3;  /* offset: 0x041C size: 32 bit */
                               /* MPU_RGDn_Word0 - MPU Region Descriptor */
            MPU_RGD_WORD0_32B_tag RGD2_WORD0;  /* offset: 0x0420 size: 32 bit */
                               /* MPU_RGDn_Word1 - MPU Region Descriptor */
            MPU_RGD_WORD1_32B_tag RGD2_WORD1;  /* offset: 0x0424 size: 32 bit */
                               /* MPU_RGDn_Word2 - MPU Region Descriptor */
            MPU_RGD_WORD2_32B_tag RGD2_WORD2;  /* offset: 0x0428 size: 32 bit */
                               /* MPU_RGDn_Word3 - MPU Region Descriptor */
            MPU_RGD_WORD3_32B_tag RGD2_WORD3;  /* offset: 0x042C size: 32 bit */
                               /* MPU_RGDn_Word0 - MPU Region Descriptor */
            MPU_RGD_WORD0_32B_tag RGD3_WORD0;  /* offset: 0x0430 size: 32 bit */
                               /* MPU_RGDn_Word1 - MPU Region Descriptor */
            MPU_RGD_WORD1_32B_tag RGD3_WORD1;  /* offset: 0x0434 size: 32 bit */
                               /* MPU_RGDn_Word2 - MPU Region Descriptor */
            MPU_RGD_WORD2_32B_tag RGD3_WORD2;  /* offset: 0x0438 size: 32 bit */
                               /* MPU_RGDn_Word3 - MPU Region Descriptor */
            MPU_RGD_WORD3_32B_tag RGD3_WORD3;  /* offset: 0x043C size: 32 bit */
                               /* MPU_RGDn_Word0 - MPU Region Descriptor */
            MPU_RGD_WORD0_32B_tag RGD4_WORD0;  /* offset: 0x0440 size: 32 bit */
                               /* MPU_RGDn_Word1 - MPU Region Descriptor */
            MPU_RGD_WORD1_32B_tag RGD4_WORD1;  /* offset: 0x0444 size: 32 bit */
                               /* MPU_RGDn_Word2 - MPU Region Descriptor */
            MPU_RGD_WORD2_32B_tag RGD4_WORD2;  /* offset: 0x0448 size: 32 bit */
                               /* MPU_RGDn_Word3 - MPU Region Descriptor */
            MPU_RGD_WORD3_32B_tag RGD4_WORD3;  /* offset: 0x044C size: 32 bit */
                               /* MPU_RGDn_Word0 - MPU Region Descriptor */
            MPU_RGD_WORD0_32B_tag RGD5_WORD0;  /* offset: 0x0450 size: 32 bit */
                               /* MPU_RGDn_Word1 - MPU Region Descriptor */
            MPU_RGD_WORD1_32B_tag RGD5_WORD1;  /* offset: 0x0454 size: 32 bit */
                               /* MPU_RGDn_Word2 - MPU Region Descriptor */
            MPU_RGD_WORD2_32B_tag RGD5_WORD2;  /* offset: 0x0458 size: 32 bit */
                               /* MPU_RGDn_Word3 - MPU Region Descriptor */
            MPU_RGD_WORD3_32B_tag RGD5_WORD3;  /* offset: 0x045C size: 32 bit */
                               /* MPU_RGDn_Word0 - MPU Region Descriptor */
            MPU_RGD_WORD0_32B_tag RGD6_WORD0;  /* offset: 0x0460 size: 32 bit */
                               /* MPU_RGDn_Word1 - MPU Region Descriptor */
            MPU_RGD_WORD1_32B_tag RGD6_WORD1;  /* offset: 0x0464 size: 32 bit */
                               /* MPU_RGDn_Word2 - MPU Region Descriptor */
            MPU_RGD_WORD2_32B_tag RGD6_WORD2;  /* offset: 0x0468 size: 32 bit */
                               /* MPU_RGDn_Word3 - MPU Region Descriptor */
            MPU_RGD_WORD3_32B_tag RGD6_WORD3;  /* offset: 0x046C size: 32 bit */
                               /* MPU_RGDn_Word0 - MPU Region Descriptor */
            MPU_RGD_WORD0_32B_tag RGD7_WORD0;  /* offset: 0x0470 size: 32 bit */
                               /* MPU_RGDn_Word1 - MPU Region Descriptor */
            MPU_RGD_WORD1_32B_tag RGD7_WORD1;  /* offset: 0x0474 size: 32 bit */
                               /* MPU_RGDn_Word2 - MPU Region Descriptor */
            MPU_RGD_WORD2_32B_tag RGD7_WORD2;  /* offset: 0x0478 size: 32 bit */
                               /* MPU_RGDn_Word3 - MPU Region Descriptor */
            MPU_RGD_WORD3_32B_tag RGD7_WORD3;  /* offset: 0x047C size: 32 bit */
                               /* MPU_RGDn_Word0 - MPU Region Descriptor */
            MPU_RGD_WORD0_32B_tag RGD8_WORD0;  /* offset: 0x0480 size: 32 bit */
                               /* MPU_RGDn_Word1 - MPU Region Descriptor */
            MPU_RGD_WORD1_32B_tag RGD8_WORD1;  /* offset: 0x0484 size: 32 bit */
                               /* MPU_RGDn_Word2 - MPU Region Descriptor */
            MPU_RGD_WORD2_32B_tag RGD8_WORD2;  /* offset: 0x0488 size: 32 bit */
                               /* MPU_RGDn_Word3 - MPU Region Descriptor */
            MPU_RGD_WORD3_32B_tag RGD8_WORD3;  /* offset: 0x048C size: 32 bit */
                               /* MPU_RGDn_Word0 - MPU Region Descriptor */
            MPU_RGD_WORD0_32B_tag RGD9_WORD0;  /* offset: 0x0490 size: 32 bit */
                               /* MPU_RGDn_Word1 - MPU Region Descriptor */
            MPU_RGD_WORD1_32B_tag RGD9_WORD1;  /* offset: 0x0494 size: 32 bit */
                               /* MPU_RGDn_Word2 - MPU Region Descriptor */
            MPU_RGD_WORD2_32B_tag RGD9_WORD2;  /* offset: 0x0498 size: 32 bit */
                               /* MPU_RGDn_Word3 - MPU Region Descriptor */
            MPU_RGD_WORD3_32B_tag RGD9_WORD3;  /* offset: 0x049C size: 32 bit */
                               /* MPU_RGDn_Word0 - MPU Region Descriptor */
            MPU_RGD_WORD0_32B_tag RGD10_WORD0;  /* offset: 0x04A0 size: 32 bit */
                               /* MPU_RGDn_Word1 - MPU Region Descriptor */
            MPU_RGD_WORD1_32B_tag RGD10_WORD1;  /* offset: 0x04A4 size: 32 bit */
                               /* MPU_RGDn_Word2 - MPU Region Descriptor */
            MPU_RGD_WORD2_32B_tag RGD10_WORD2;  /* offset: 0x04A8 size: 32 bit */
                               /* MPU_RGDn_Word3 - MPU Region Descriptor */
            MPU_RGD_WORD3_32B_tag RGD10_WORD3;  /* offset: 0x04AC size: 32 bit */
                               /* MPU_RGDn_Word0 - MPU Region Descriptor */
            MPU_RGD_WORD0_32B_tag RGD11_WORD0;  /* offset: 0x04B0 size: 32 bit */
                               /* MPU_RGDn_Word1 - MPU Region Descriptor */
            MPU_RGD_WORD1_32B_tag RGD11_WORD1;  /* offset: 0x04B4 size: 32 bit */
                               /* MPU_RGDn_Word2 - MPU Region Descriptor */
            MPU_RGD_WORD2_32B_tag RGD11_WORD2;  /* offset: 0x04B8 size: 32 bit */
                               /* MPU_RGDn_Word3 - MPU Region Descriptor */
            MPU_RGD_WORD3_32B_tag RGD11_WORD3;  /* offset: 0x04BC size: 32 bit */
                               /* MPU_RGDn_Word0 - MPU Region Descriptor */
            MPU_RGD_WORD0_32B_tag RGD12_WORD0;  /* offset: 0x04C0 size: 32 bit */
                               /* MPU_RGDn_Word1 - MPU Region Descriptor */
            MPU_RGD_WORD1_32B_tag RGD12_WORD1;  /* offset: 0x04C4 size: 32 bit */
                               /* MPU_RGDn_Word2 - MPU Region Descriptor */
            MPU_RGD_WORD2_32B_tag RGD12_WORD2;  /* offset: 0x04C8 size: 32 bit */
                               /* MPU_RGDn_Word3 - MPU Region Descriptor */
            MPU_RGD_WORD3_32B_tag RGD12_WORD3;  /* offset: 0x04CC size: 32 bit */
                               /* MPU_RGDn_Word0 - MPU Region Descriptor */
            MPU_RGD_WORD0_32B_tag RGD13_WORD0;  /* offset: 0x04D0 size: 32 bit */
                               /* MPU_RGDn_Word1 - MPU Region Descriptor */
            MPU_RGD_WORD1_32B_tag RGD13_WORD1;  /* offset: 0x04D4 size: 32 bit */
                               /* MPU_RGDn_Word2 - MPU Region Descriptor */
            MPU_RGD_WORD2_32B_tag RGD13_WORD2;  /* offset: 0x04D8 size: 32 bit */
                               /* MPU_RGDn_Word3 - MPU Region Descriptor */
            MPU_RGD_WORD3_32B_tag RGD13_WORD3;  /* offset: 0x04DC size: 32 bit */
                               /* MPU_RGDn_Word0 - MPU Region Descriptor */
            MPU_RGD_WORD0_32B_tag RGD14_WORD0;  /* offset: 0x04E0 size: 32 bit */
                               /* MPU_RGDn_Word1 - MPU Region Descriptor */
            MPU_RGD_WORD1_32B_tag RGD14_WORD1;  /* offset: 0x04E4 size: 32 bit */
                               /* MPU_RGDn_Word2 - MPU Region Descriptor */
            MPU_RGD_WORD2_32B_tag RGD14_WORD2;  /* offset: 0x04E8 size: 32 bit */
                               /* MPU_RGDn_Word3 - MPU Region Descriptor */
            MPU_RGD_WORD3_32B_tag RGD14_WORD3;  /* offset: 0x04EC size: 32 bit */
                               /* MPU_RGDn_Word0 - MPU Region Descriptor */
            MPU_RGD_WORD0_32B_tag RGD15_WORD0;  /* offset: 0x04F0 size: 32 bit */
                               /* MPU_RGDn_Word1 - MPU Region Descriptor */
            MPU_RGD_WORD1_32B_tag RGD15_WORD1;  /* offset: 0x04F4 size: 32 bit */
                               /* MPU_RGDn_Word2 - MPU Region Descriptor */
            MPU_RGD_WORD2_32B_tag RGD15_WORD2;  /* offset: 0x04F8 size: 32 bit */
                               /* MPU_RGDn_Word3 - MPU Region Descriptor */
            MPU_RGD_WORD3_32B_tag RGD15_WORD3;  /* offset: 0x04FC size: 32 bit */
         };

      };
      int8_t MPU_reserved_0500_C[768];
      union {
        /* MPU_RGDAACn -  MPU Region Descriptor Alternate Access Control */
         MPU_RGDAAC_32B_tag RGDAAC[16];    /* offset: 0x0800  (0x0004 x 16) */

         struct {
        /* MPU_RGDAACn -  MPU Region Descriptor Alternate Access Control */
            MPU_RGDAAC_32B_tag RGDAAC0;    /* offset: 0x0800 size: 32 bit */
            MPU_RGDAAC_32B_tag RGDAAC1;    /* offset: 0x0804 size: 32 bit */
            MPU_RGDAAC_32B_tag RGDAAC2;    /* offset: 0x0808 size: 32 bit */
            MPU_RGDAAC_32B_tag RGDAAC3;    /* offset: 0x080C size: 32 bit */
            MPU_RGDAAC_32B_tag RGDAAC4;    /* offset: 0x0810 size: 32 bit */
            MPU_RGDAAC_32B_tag RGDAAC5;    /* offset: 0x0814 size: 32 bit */
            MPU_RGDAAC_32B_tag RGDAAC6;    /* offset: 0x0818 size: 32 bit */
            MPU_RGDAAC_32B_tag RGDAAC7;    /* offset: 0x081C size: 32 bit */
            MPU_RGDAAC_32B_tag RGDAAC8;    /* offset: 0x0820 size: 32 bit */
            MPU_RGDAAC_32B_tag RGDAAC9;    /* offset: 0x0824 size: 32 bit */
            MPU_RGDAAC_32B_tag RGDAAC10;   /* offset: 0x0828 size: 32 bit */
            MPU_RGDAAC_32B_tag RGDAAC11;   /* offset: 0x082C size: 32 bit */
            MPU_RGDAAC_32B_tag RGDAAC12;   /* offset: 0x0830 size: 32 bit */
            MPU_RGDAAC_32B_tag RGDAAC13;   /* offset: 0x0834 size: 32 bit */
            MPU_RGDAAC_32B_tag RGDAAC14;   /* offset: 0x0838 size: 32 bit */
            MPU_RGDAAC_32B_tag RGDAAC15;   /* offset: 0x083C size: 32 bit */
         };

      };
   } MPU_tag;


#define MPU   (*(volatile MPU_tag *) 0xFFF10000UL)



/****************************************************************/
/*                                                              */
/* Module: SEMA4  */
/*                                                              */
/****************************************************************/


   /* Register layout for all registers GATE... */

   typedef union {   /* SEMA4_GATEn - Semephores Gate Register */
      uint8_t R;
      struct {
         uint8_t:6;
         uint8_t   GTFSM:2;           /* Gate Finite State machine */
      } B;
   } SEMA4_GATE_8B_tag;

   typedef union {   /* SEMA4_CP0INE - Semaphores Processor IRQ Notification Enable */
      uint16_t R;
      struct {
         uint16_t  INE:16;            /* Interrupt Request Notification Enable */
      } B;
   } SEMA4_CP0INE_16B_tag;

   typedef union {   /* SEMA4_CP1INE - Semaphores Processor IRQ Notification Enable */
      uint16_t R;
      struct {
         uint16_t  INE:16;            /* Interrupt Request Notification Enable */
      } B;
   } SEMA4_CP1INE_16B_tag;

   typedef union {   /* SEMA4_CP0NTF - Semaphores Processor IRQ Notification */
      uint16_t R;
      struct {
         uint16_t  GN:16;             /* Gate 0 Notification */
      } B;
   } SEMA4_CP0NTF_16B_tag;

   typedef union {   /* SEMA4_CP1NTF - Semaphores Processor IRQ Notification */
      uint16_t R;
      struct {
         uint16_t  GN:16;             /* Gate 1 Notification */
      } B;
   } SEMA4_CP1NTF_16B_tag;

   typedef union {   /* SEMA4_RSTGT -  Semaphores Reset Gate */
      uint16_t R;
      struct {
         uint16_t:2;
         uint16_t  RSTGSM:2;          /* Reset Gate Finite State Machine */
         uint16_t  RSTGDP:7;          /* Reset Gate Data Pattern */
         uint16_t  RSTGMS:3;          /* Reset Gate Bus Master */
         uint16_t  RSTGTN:8;          /* Reset Gate Number */
      } B;
   } SEMA4_RSTGT_16B_tag;

   typedef union {   /* SEMA4_RSTNTF - Semaphores Reset Reset IRQ Notification */
      uint16_t R;
      struct {
         uint16_t:2;
         uint16_t  RSTNSM:2;          /* Reset Gate Finite State Machine */
         uint16_t  RSTNDP:7;          /* Reset Gate Data Pattern */
         uint16_t  RSTNMS:3;          /* Reset Gate Bus Master */
         uint16_t  RSTNTN:8;          /* Reset Gate Number */
      } B;
   } SEMA4_RSTNTF_16B_tag;



   typedef struct SEMA4_struct_tag { /* start of SEMA4_tag */
      union {
                               /* SEMA4_GATEn - Semephores Gate Register */
         SEMA4_GATE_8B_tag GATE[16];       /* offset: 0x0000  (0x0001 x 16) */

         struct {
                               /* SEMA4_GATEn - Semephores Gate Register */
            SEMA4_GATE_8B_tag GATE0;       /* offset: 0x0000 size: 8 bit */
            SEMA4_GATE_8B_tag GATE1;       /* offset: 0x0001 size: 8 bit */
            SEMA4_GATE_8B_tag GATE2;       /* offset: 0x0002 size: 8 bit */
            SEMA4_GATE_8B_tag GATE3;       /* offset: 0x0003 size: 8 bit */
            SEMA4_GATE_8B_tag GATE4;       /* offset: 0x0004 size: 8 bit */
            SEMA4_GATE_8B_tag GATE5;       /* offset: 0x0005 size: 8 bit */
            SEMA4_GATE_8B_tag GATE6;       /* offset: 0x0006 size: 8 bit */
            SEMA4_GATE_8B_tag GATE7;       /* offset: 0x0007 size: 8 bit */
            SEMA4_GATE_8B_tag GATE8;       /* offset: 0x0008 size: 8 bit */
            SEMA4_GATE_8B_tag GATE9;       /* offset: 0x0009 size: 8 bit */
            SEMA4_GATE_8B_tag GATE10;      /* offset: 0x000A size: 8 bit */
            SEMA4_GATE_8B_tag GATE11;      /* offset: 0x000B size: 8 bit */
            SEMA4_GATE_8B_tag GATE12;      /* offset: 0x000C size: 8 bit */
            SEMA4_GATE_8B_tag GATE13;      /* offset: 0x000D size: 8 bit */
            SEMA4_GATE_8B_tag GATE14;      /* offset: 0x000E size: 8 bit */
            SEMA4_GATE_8B_tag GATE15;      /* offset: 0x000F size: 8 bit */
         };

      };
      int8_t SEMA4_reserved_0010[48];
          /* SEMA4_CP0INE - Semaphores Processor IRQ Notification Enable */
      SEMA4_CP0INE_16B_tag CP0INE;         /* offset: 0x0040 size: 16 bit */
      int8_t SEMA4_reserved_0042[6];
          /* SEMA4_CP1INE - Semaphores Processor IRQ Notification Enable */
      SEMA4_CP1INE_16B_tag CP1INE;         /* offset: 0x0048 size: 16 bit */
      int8_t SEMA4_reserved_004A[54];
                 /* SEMA4_CP0NTF - Semaphores Processor IRQ Notification */
      SEMA4_CP0NTF_16B_tag CP0NTF;         /* offset: 0x0080 size: 16 bit */
      int8_t SEMA4_reserved_0082[6];
                 /* SEMA4_CP1NTF - Semaphores Processor IRQ Notification */
      SEMA4_CP1NTF_16B_tag CP1NTF;         /* offset: 0x0088 size: 16 bit */
      int8_t SEMA4_reserved_008A[118];
                                 /* SEMA4_RSTGT -  Semaphores Reset Gate */
      SEMA4_RSTGT_16B_tag RSTGT;           /* offset: 0x0100 size: 16 bit */
      int8_t SEMA4_reserved_0102[2];
               /* SEMA4_RSTNTF - Semaphores Reset Reset IRQ Notification */
      SEMA4_RSTNTF_16B_tag RSTNTF;         /* offset: 0x0104 size: 16 bit */
   } SEMA4_tag;


#define SEMA4 (*(volatile SEMA4_tag *) 0xFFF24000UL)



/****************************************************************/
/*                                                              */
/* Module: SWT  */
/*                                                              */
/****************************************************************/

   typedef union {   /* SWT_CR - Control Register */
      uint32_t R;
      struct {
         uint32_t  MAP0:1;            /* Master Acces Protection for Master 0 */
         uint32_t  MAP1:1;            /* Master Acces Protection for Master 1 */
         uint32_t  MAP2:1;            /* Master Acces Protection for Master 2 */
         uint32_t  MAP3:1;            /* Master Acces Protection for Master 3 */
         uint32_t  MAP4:1;            /* Master Acces Protection for Master 4 */
         uint32_t  MAP5:1;            /* Master Acces Protection for Master 5 */
         uint32_t  MAP6:1;            /* Master Acces Protection for Master 6 */
         uint32_t  MAP7:1;            /* Master Acces Protection for Master 7 */
         uint32_t:14;
         uint32_t  KEY:1;             /* Keyed Service Mode */
         uint32_t  RIA:1;             /* Reset on Invalid Access */
         uint32_t  WND:1;             /* Window Mode */
         uint32_t  ITR:1;             /* Interrupt Then Reset */
         uint32_t  HLK:1;             /* Hard Lock */
         uint32_t  SLK:1;             /* Soft Lock */
         uint32_t:1;             
         uint32_t  STP:1;             /* Stop Mode Control */
         uint32_t  FRZ:1;             /* Debug Mode Control */
         uint32_t  WEN:1;             /* Watchdog Enabled */
      } B;
   } SWT_CR_32B_tag;

   typedef union {   /* SWT_IR - SWT Interrupt Register */
      uint32_t R;
      struct {
         uint32_t:31;
         uint32_t  TIF:1;             /* Time Out Interrupt Flag */
      } B;
   } SWT_IR_32B_tag;

   typedef union {   /* SWT_TO - SWT Time-Out Register */
      uint32_t R;
      struct {
         uint32_t  WTO:32;            /* Watchdog Time Out Period */
      } B;
   } SWT_TO_32B_tag;

   typedef union {   /* SWT_WN - SWT Window Register */
      uint32_t R;
      struct {
         uint32_t  WST:32;            /* Watchdog Time Out Period */
      } B;
   } SWT_WN_32B_tag;

   typedef union {   /* SWT_SR - SWT Service Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  WSC:16;            /* Watchdog Service Code */
      } B;
   } SWT_SR_32B_tag;

   typedef union {   /* SWT_CO - SWT Counter Output Register */
      uint32_t R;
      struct {
         uint32_t  CNT:32;            /* Watchdog Count */
      } B;
   } SWT_CO_32B_tag;

   typedef union {   /* SWT_SK - SWT Service Key Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  SERVICEKEY:16;     /* Service Key */
      } B;
   } SWT_SK_32B_tag;



   typedef struct SWT_struct_tag { /* start of SWT_tag */
                                            /* SWT_CR - Control Register */
      SWT_CR_32B_tag CR;                   /* offset: 0x0000 size: 32 bit */
                                      /* SWT_IR - SWT Interrupt Register */
      SWT_IR_32B_tag IR;                   /* offset: 0x0004 size: 32 bit */
                                       /* SWT_TO - SWT Time-Out Register */
      SWT_TO_32B_tag TO;                   /* offset: 0x0008 size: 32 bit */
                                         /* SWT_WN - SWT Window Register */
      SWT_WN_32B_tag WN;                   /* offset: 0x000C size: 32 bit */
                                        /* SWT_SR - SWT Service Register */
      SWT_SR_32B_tag SR;                   /* offset: 0x0010 size: 32 bit */
                                 /* SWT_CO - SWT Counter Output Register */
      SWT_CO_32B_tag CO;                   /* offset: 0x0014 size: 32 bit */
                                    /* SWT_SK - SWT Service Key Register */
      SWT_SK_32B_tag SK;                   /* offset: 0x0018 size: 32 bit */
   } SWT_tag;


#define SWT   (*(volatile SWT_tag *) 0xFFF38000UL)



/****************************************************************/
/*                                                              */
/* Module: STM  */
/*                                                              */
/****************************************************************/

   typedef union {   /* STM_CR - Control Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  CPS:8;             /* Counter Prescaler */
         uint32_t:6;
         uint32_t  FRZ:1;             /* Freeze Control */
         uint32_t  TEN:1;             /* Timer Counter Enabled */
      } B;
   } STM_CR_32B_tag;

   typedef union {   /* STM_CNT - STM Count Register */
      uint32_t R;
   } STM_CNT_32B_tag;


   /* Register layout for all registers CCR... */

   typedef union {   /* STM_CCRn - STM Channel Control Register */
      uint32_t R;
      struct {
         uint32_t:31;
         uint32_t  CEN:1;             /* Channel Enable */
      } B;
   } STM_CCR_32B_tag;


   /* Register layout for all registers CIR... */

   typedef union {   /* STM_CIRn - STM Channel Interrupt Register */
      uint32_t R;
      struct {
         uint32_t:31;
         uint32_t  CIF:1;             /* Channel Interrupt Flag */
      } B;
   } STM_CIR_32B_tag;


   /* Register layout for all registers CMP... */

   typedef union {   /* STM_CMPn - STM Channel Compare Register */
      uint32_t R;
   } STM_CMP_32B_tag;


   typedef struct STM_CHANNEL_struct_tag {

                              /* STM_CCRn - STM Channel Control Register */
      STM_CCR_32B_tag CCR;                /* relative offset: 0x0000 */
                            /* STM_CIRn - STM Channel Interrupt Register */
      STM_CIR_32B_tag CIR;                /* relative offset: 0x0004 */
                              /* STM_CMPn - STM Channel Compare Register */
      STM_CMP_32B_tag CMP;                /* relative offset: 0x0008 */
      int8_t STM_CHANNEL_reserved_000C[4];

   } STM_CHANNEL_tag;


   typedef struct STM_struct_tag { /* start of STM_tag */
      union {
         STM_CR_32B_tag CR0;               /* deprecated - please avoid */

                                            /* STM_CR - Control Register */
         STM_CR_32B_tag CR;                /* offset: 0x0000 size: 32 bit */

      };
      union {
         STM_CNT_32B_tag CNT0;             /* deprecated - please avoid */

                                         /* STM_CNT - STM Count Register */
         STM_CNT_32B_tag CNT;              /* offset: 0x0004 size: 32 bit */

      };
      int8_t STM_reserved_0008_C[8];
      union {
                                                /*  Register set CHANNEL */
         STM_CHANNEL_tag CHANNEL[4];       /* offset: 0x0010  (0x0010 x 4) */

         struct {
                              /* STM_CCRn - STM Channel Control Register */
            STM_CCR_32B_tag CCR0;          /* offset: 0x0010 size: 32 bit */
                            /* STM_CIRn - STM Channel Interrupt Register */
            STM_CIR_32B_tag CIR0;          /* offset: 0x0014 size: 32 bit */
                              /* STM_CMPn - STM Channel Compare Register */
            STM_CMP_32B_tag CMP0;          /* offset: 0x0018 size: 32 bit */
            int8_t STM_reserved_001C_I1[4];
                              /* STM_CCRn - STM Channel Control Register */
            STM_CCR_32B_tag CCR1;          /* offset: 0x0020 size: 32 bit */
                            /* STM_CIRn - STM Channel Interrupt Register */
            STM_CIR_32B_tag CIR1;          /* offset: 0x0024 size: 32 bit */
                              /* STM_CMPn - STM Channel Compare Register */
            STM_CMP_32B_tag CMP1;          /* offset: 0x0028 size: 32 bit */
            int8_t STM_reserved_002C_I1[4];
                              /* STM_CCRn - STM Channel Control Register */
            STM_CCR_32B_tag CCR2;          /* offset: 0x0030 size: 32 bit */
                            /* STM_CIRn - STM Channel Interrupt Register */
            STM_CIR_32B_tag CIR2;          /* offset: 0x0034 size: 32 bit */
                              /* STM_CMPn - STM Channel Compare Register */
            STM_CMP_32B_tag CMP2;          /* offset: 0x0038 size: 32 bit */
            int8_t STM_reserved_003C_I1[4];
                              /* STM_CCRn - STM Channel Control Register */
            STM_CCR_32B_tag CCR3;          /* offset: 0x0040 size: 32 bit */
                            /* STM_CIRn - STM Channel Interrupt Register */
            STM_CIR_32B_tag CIR3;          /* offset: 0x0044 size: 32 bit */
                              /* STM_CMPn - STM Channel Compare Register */
            STM_CMP_32B_tag CMP3;          /* offset: 0x0048 size: 32 bit */
            int8_t STM_reserved_004C_E1[4];
         };

      };
   } STM_tag;


#define STM   (*(volatile STM_tag *) 0xFFF3C000UL)



/****************************************************************/
/*                                                              */
/* Module: SPP_MCM  */
/*                                                              */
/****************************************************************/

   typedef union {   /* SPP_MCM_PCT - Processor Core Type */
      uint16_t R;
      struct {
         uint16_t  PCTYPE:16;         /* Processor Core Type */
      } B;
   } SPP_MCM_PCT_16B_tag;

   typedef union {   /* SPP_MCM_PLREV - SOC-Defined Platform Revision */
      uint16_t R;
      struct {
         uint16_t  PLREVISION:16;     /* Platform Revision */
      } B;
   } SPP_MCM_PLREV_16B_tag;

   typedef union {   /* SPP_MCM_IOPMC - IPS On-Platform Module Configuration */
      uint32_t R;
      struct {
         uint32_t  PMC:32;            /* IPS Module Configuration */
      } B;
   } SPP_MCM_IOPMC_32B_tag;

   typedef union {   /* SPP_MCM_MRSR - Miscellaneous Reset Status Register */
      uint8_t R;
      struct {
         uint8_t   POR:1;             /* Power on Reset */
#ifndef USE_FIELD_ALIASES_SPP_MCM
         uint8_t   OFPLR:1;           /* Off-Platform Reset */
#else
         uint8_t   DIR:1;               /* deprecated name - please avoid */
#endif
         uint8_t:6;
      } B;
   } SPP_MCM_MRSR_8B_tag;

   typedef union {   /* SPP_MCM_MWCR - Miscellaneous Wakeup Control Register */
      uint8_t R;
      struct {
         uint8_t   ENBWCR:1;          /* Enable WCR */
         uint8_t:3;
         uint8_t   PRILVL:4;          /* Interrupt Priority Level */
      } B;
   } SPP_MCM_MWCR_8B_tag;

   typedef union {   /* SPP_MCM_MIR - Miscellaneous Interrupt Register */
      uint8_t R;
      struct {
         uint8_t   FB0AI:1;           /* Flash Bank 0 Abort Interrupt */
         uint8_t   FB0SI:1;           /* Flash Bank 0 Stall Interrupt */
         uint8_t   FB1AI:1;           /* Flash Bank 1 Abort Interrupt */
         uint8_t   FB1SI:1;           /* Flash Bank 1 Stall Interrupt */
         uint8_t   FB2AI:1;           /* Flash Bank 2 Abort Interrupt */
         uint8_t   FB2SI:1;           /* Flash Bank 2 Stall Interrupt */
         uint8_t:2;
      } B;
   } SPP_MCM_MIR_8B_tag;

   typedef union {   /* SPP_MCM_MUDCR - Miscellaneous User Defined Control Register */
      uint32_t R;
      struct {
         uint32_t  MUSERDCR:32;       /* User Defined Control Register */
      } B;
   } SPP_MCM_MUDCR_32B_tag;

   typedef union {   /* SPP_MCM_ECR - ECC Configuration Register */
      uint8_t R;
      struct {
         uint8_t:2;
#ifndef USE_FIELD_ALIASES_SPP_MCM
         uint8_t   EPR1BR:1;          /* Enable Platform RAM 1-bit Reporting */
#else
         uint8_t   ER1BR:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_SPP_MCM
         uint8_t   EPF1BR:1;          /* Enable Platform FLASH 1-bit Reporting */
#else
         uint8_t   EF1BR:1;             /* deprecated name - please avoid */
#endif
         uint8_t:2;
#ifndef USE_FIELD_ALIASES_SPP_MCM
         uint8_t   EPRNCR:1;          /* Enable Platform RAM Non-Correctable Reporting */
#else
         uint8_t   ERNCR:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_SPP_MCM
         uint8_t   EPFNCR:1;          /* Enable Platform FLASH Non-Correctable Reporting */
#else
         uint8_t   EFNCR:1;             /* deprecated name - please avoid */
#endif
      } B;
   } SPP_MCM_ECR_8B_tag;

   typedef union {   /* SPP_MCM_ESR - ECC Status Register */
      uint8_t R;
      struct {
         uint8_t:2;
#ifndef USE_FIELD_ALIASES_SPP_MCM
         uint8_t   PR1BC:1;           /* Platform RAM 1-bit Correction */
#else
         uint8_t   R1BC:1;              /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_SPP_MCM
         uint8_t   PF1BC:1;           /* Platform FLASH 1-bit Correction */
#else
         uint8_t   F1BC:1;              /* deprecated name - please avoid */
#endif
         uint8_t:2;
#ifndef USE_FIELD_ALIASES_SPP_MCM
         uint8_t   PRNCE:1;           /* Platform RAM Non-Correctable Error */
#else
         uint8_t   RNCE:1;              /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_SPP_MCM
         uint8_t   PFNCE:1;           /* Platform FLASH Non-Correctable Error */
#else
         uint8_t   FNCE:1;              /* deprecated name - please avoid */
#endif
      } B;
   } SPP_MCM_ESR_8B_tag;

   typedef union {   /* SPP_MCM_EEGR - ECC Error Generation Register */
      uint16_t R;
      struct {
         uint16_t  FRCAP:1;           /* Force Platform RAM Error Injection Access Protection */
         uint16_t:1;
         uint16_t  FRC1BI:1;          /* Force Platform RAM Continuous 1-Bit Data Inversions */
         uint16_t  FR11BI:1;          /* Force Platform RAM One 1-Bit Data Inversion */
         uint16_t:2;
         uint16_t  FRCNCI:1;          /* Force Platform RAM Continuous Noncorrectable Data Inversions */
         uint16_t  FR1NCI:1;          /* Force Platform RAM One Noncorrectable Data Inversions */
         uint16_t:1;
         uint16_t  ERRBIT:7;          /* Error Bit Position */
      } B;
   } SPP_MCM_EEGR_16B_tag;

   typedef union {   /* SPP_MCM_PFEAR - Platform Flash ECC Error Address Register */
      uint32_t R;
   } SPP_MCM_PFEAR_32B_tag;

   typedef union {   /* SPP_MCM_PFEMR - Platform Flash ECC Master Number Register */
      uint8_t R;
   } SPP_MCM_PFEMR_8B_tag;

   typedef union {   /* SPP_MCM_PFEAT - Platform Flash ECC Attributes Register */
      uint8_t R;
      struct {
#ifndef USE_FIELD_ALIASES_SPP_MCM
         uint8_t   F_WRITE:1;         /* AMBA-AHBH Write */
#else
         uint8_t   WRITE:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_SPP_MCM
         uint8_t   F_SIZE:3;          /* AMBA-AHBH Size */
#else
         uint8_t   SIZE:3;              /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_SPP_MCM
         uint8_t   F_PROTECT:4;       /* AMBA-AHBH PROT */
#else
         uint8_t   PROTECTION:4;        /* deprecated name - please avoid */
#endif
      } B;
   } SPP_MCM_PFEAT_8B_tag;

   typedef union {   /* SPP_MCM_PFEDRH - Platform Flash ECC Data Register High Word */
      uint32_t R;
   } SPP_MCM_PFEDRH_32B_tag;

   typedef union {   /* SPP_MCM_PFEDR - Platform Flash ECC Data Register */
      uint32_t R;
   } SPP_MCM_PFEDR_32B_tag;

   typedef union {   /* SPP_MCM_PREAR - Platform RAM ECC Address Register */
      uint32_t R;
   } SPP_MCM_PREAR_32B_tag;

   typedef union {   /* SPP_MCM_PRESR - Platform RAM ECC Syndrome Register */
      uint8_t R;
   } SPP_MCM_PRESR_8B_tag;

   typedef union {   /* SPP_MCM_PREMR - Platform RAM ECC Master Number Register */
      uint8_t R;
      struct {
         uint8_t:4;
#ifndef USE_FIELD_ALIASES_SPP_MCM
         uint8_t   PR_EMR:4;          /* Platform RAM ECC Master Number */
#else
         uint8_t   REMR:4;              /* deprecated name - please avoid */
#endif
      } B;
   } SPP_MCM_PREMR_8B_tag;

   typedef union {   /* SPP_MCM_PREAT - Platform RAM ECC Attributes Register */
      uint8_t R;
      struct {
#ifndef USE_FIELD_ALIASES_SPP_MCM
         uint8_t   R_WRITE:1;         /* AMBA-AHBH Write */
#else
         uint8_t   WRITE:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_SPP_MCM
         uint8_t   R_SIZE:3;          /* AMBA-AHBH Size */
#else
         uint8_t   SIZE:3;              /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_SPP_MCM
         uint8_t   R_PROTECT:4;       /* AMBA-AHBH PROT */
#else
         uint8_t   PROTECTION:4;        /* deprecated name - please avoid */
#endif
      } B;
   } SPP_MCM_PREAT_8B_tag;

   typedef union {   /* SPP_MCM_PREDR - Platform RAM ECC Data Register High Word */
      uint32_t R;
   } SPP_MCM_PREDRH_32B_tag;

   typedef union {   /* SPP_MCM_PREDR - Platform RAM ECC Data Register */
      uint32_t R;
   } SPP_MCM_PREDR_32B_tag;



   typedef struct SPP_MCM_struct_tag { /* start of SPP_MCM_tag */
                                    /* SPP_MCM_PCT - Processor Core Type */
      SPP_MCM_PCT_16B_tag PCT;             /* offset: 0x0000 size: 16 bit */
      union {
         SPP_MCM_PLREV_16B_tag REV;        /* deprecated - please avoid */

                        /* SPP_MCM_PLREV - SOC-Defined Platform Revision */
         SPP_MCM_PLREV_16B_tag PLREV;      /* offset: 0x0002 size: 16 bit */

      };
      int8_t SPP_MCM_reserved_0004_C[4];
      union {
         SPP_MCM_IOPMC_32B_tag MC;         /* deprecated - please avoid */

                 /* SPP_MCM_IOPMC - IPS On-Platform Module Configuration */
         SPP_MCM_IOPMC_32B_tag IOPMC;      /* offset: 0x0008 size: 32 bit */

      };
      int8_t SPP_MCM_reserved_000C[3];
                   /* SPP_MCM_MRSR - Miscellaneous Reset Status Register */
      SPP_MCM_MRSR_8B_tag MRSR;            /* offset: 0x000F size: 8 bit */
      int8_t SPP_MCM_reserved_0010[3];
                 /* SPP_MCM_MWCR - Miscellaneous Wakeup Control Register */
      SPP_MCM_MWCR_8B_tag MWCR;            /* offset: 0x0013 size: 8 bit */
      int8_t SPP_MCM_reserved_0014[11];
                       /* SPP_MCM_MIR - Miscellaneous Interrupt Register */
      SPP_MCM_MIR_8B_tag MIR;              /* offset: 0x001F size: 8 bit */
      int8_t SPP_MCM_reserved_0020[4];
          /* SPP_MCM_MUDCR - Miscellaneous User Defined Control Register */
      SPP_MCM_MUDCR_32B_tag MUDCR;         /* offset: 0x0024 size: 32 bit */
      int8_t SPP_MCM_reserved_0028[27];
                             /* SPP_MCM_ECR - ECC Configuration Register */
      SPP_MCM_ECR_8B_tag ECR;              /* offset: 0x0043 size: 8 bit */
      int8_t SPP_MCM_reserved_0044[3];
                                    /* SPP_MCM_ESR - ECC Status Register */
      SPP_MCM_ESR_8B_tag ESR;              /* offset: 0x0047 size: 8 bit */
      int8_t SPP_MCM_reserved_0048[2];
                         /* SPP_MCM_EEGR - ECC Error Generation Register */
      SPP_MCM_EEGR_16B_tag EEGR;           /* offset: 0x004A size: 16 bit */
      int8_t SPP_MCM_reserved_004C_C[4];
      union {
            /* SPP_MCM_PFEAR - Platform Flash ECC Error Address Register */
         SPP_MCM_PFEAR_32B_tag PFEAR;      /* offset: 0x0050 size: 32 bit */

         SPP_MCM_PFEAR_32B_tag FEAR;       /* deprecated - please avoid */

      };
      int8_t SPP_MCM_reserved_0054_C[2];
      union {
            /* SPP_MCM_PFEMR - Platform Flash ECC Master Number Register */
         SPP_MCM_PFEMR_8B_tag PFEMR;       /* offset: 0x0056 size: 8 bit */

         SPP_MCM_PFEMR_8B_tag FEMR;        /* deprecated - please avoid */

      };
      union {
               /* SPP_MCM_PFEAT - Platform Flash ECC Attributes Register */
         SPP_MCM_PFEAT_8B_tag PFEAT;       /* offset: 0x0057 size: 8 bit */

         SPP_MCM_PFEAT_8B_tag FEAT;        /* deprecated - please avoid */

      };
          /* SPP_MCM_PFEDRH - Platform Flash ECC Data Register High Word */
      SPP_MCM_PFEDRH_32B_tag PFEDRH;       /* offset: 0x0058 size: 32 bit */
      union {
                     /* SPP_MCM_PFEDR - Platform Flash ECC Data Register */
         SPP_MCM_PFEDR_32B_tag PFEDR;      /* offset: 0x005C size: 32 bit */

         SPP_MCM_PFEDR_32B_tag FEDR;       /* deprecated - please avoid */

      };
      union {
         SPP_MCM_PREAR_32B_tag REAR;       /* deprecated - please avoid */

                    /* SPP_MCM_PREAR - Platform RAM ECC Address Register */
         SPP_MCM_PREAR_32B_tag PREAR;      /* offset: 0x0060 size: 32 bit */

      };
      int8_t SPP_MCM_reserved_0064_C;
      union {
         SPP_MCM_PRESR_8B_tag RESR;        /* deprecated - please avoid */

                   /* SPP_MCM_PRESR - Platform RAM ECC Syndrome Register */
         SPP_MCM_PRESR_8B_tag PRESR;       /* offset: 0x0065 size: 8 bit */

      };
      union {
         SPP_MCM_PREMR_8B_tag REMR;        /* deprecated - please avoid */

              /* SPP_MCM_PREMR - Platform RAM ECC Master Number Register */
         SPP_MCM_PREMR_8B_tag PREMR;       /* offset: 0x0066 size: 8 bit */

      };
      union {
         SPP_MCM_PREAT_8B_tag REAT;        /* deprecated - please avoid */

                 /* SPP_MCM_PREAT - Platform RAM ECC Attributes Register */
         SPP_MCM_PREAT_8B_tag PREAT;       /* offset: 0x0067 size: 8 bit */

      };
             /* SPP_MCM_PREDR - Platform RAM ECC Data Register High Word */
      SPP_MCM_PREDRH_32B_tag PREDRH;       /* offset: 0x0068 size: 32 bit */
      union {
         SPP_MCM_PREDR_32B_tag REDR;       /* deprecated - please avoid */

                       /* SPP_MCM_PREDR - Platform RAM ECC Data Register */
         SPP_MCM_PREDR_32B_tag PREDR;      /* offset: 0x006C size: 32 bit */

      };
   } SPP_MCM_tag;


#define SPP_MCM (*(volatile SPP_MCM_tag *) 0xFFF40000UL)



/****************************************************************/
/*                                                              */
/* Module: SPP_DMA2  */
/*                                                              */
/****************************************************************/

   typedef union {   /* SPP_DMA2_DMACR - DMA Control Register */
      uint32_t R;
      struct {
         uint32_t:14;
         uint32_t  CX:1;              /* Cancel Transfer */
         uint32_t  ECX:1;             /* Error Cancel Transfer */
         uint32_t  GRP3PRI:2;         /* Channel Group 3 Priority */
         uint32_t  GRP2PRI:2;         /* Channel Group 2 Priority */
         uint32_t  GRP1PRI:2;         /* Channel Group 1 Priority */
         uint32_t  GRP0PRI:2;         /* Channel Group 0 Priority */
         uint32_t  EMLM:1;            /* Enable Minor Loop Mapping */
         uint32_t  CLM:1;             /* Continuous Link Mode */
         uint32_t  HALT:1;            /* Halt DMA Operations */
         uint32_t  HOE:1;             /* Halt on Error */
         uint32_t  ERGA:1;            /* Enable Round Robin Group Arbitration */
         uint32_t  ERCA:1;            /* Enable Round Robin Channel Arbitration */
         uint32_t  EDBG:1;            /* Enable Debug */
         uint32_t  EBW:1;             /* Enable Buffered Writes */
      } B;
   } SPP_DMA2_DMACR_32B_tag;

   typedef union {   /* SPP_DMA2_DMAES - DMA Error Status Register */
      uint32_t R;
      struct {
         uint32_t  VLD:1;             /* Logical OR of DMAERRH and DMAERRL status bits */
         uint32_t:14;
         uint32_t  ECX:1;             /* Transfer Cancelled */
         uint32_t  GPE:1;             /* Group Priority Error */
         uint32_t  CPE:1;             /* Channel Priority Error */
         uint32_t  ERRCHN:6;          /* Error Channel Number or Cancelled Channel Number */
         uint32_t  SAE:1;             /* Source Address Error */
         uint32_t  SOE:1;             /* Source Offset Error */
         uint32_t  DAE:1;             /* Destination Address Error */
         uint32_t  DOE:1;             /* Destination Offset Error */
         uint32_t  NCE:1;             /* Nbytes/Citer Configuration Error */
         uint32_t  SGE:1;             /* Scatter/Gather Configuration Error */
         uint32_t  SBE:1;             /* Source Bus Error */
         uint32_t  DBE:1;             /* Destination Bus Error */
      } B;
   } SPP_DMA2_DMAES_32B_tag;

   typedef union {   /* SPP_DMA2_DMAERQH - DMA Enable Request Register */
      uint32_t R;
      struct {
         uint32_t  ERQ:32;            /* DMA Enable Request */
      } B;
   } SPP_DMA2_DMAERQH_32B_tag;

   typedef union {   /* SPP_DMA2_DMAERQL - DMA Enable Request Register */
      uint32_t R;
      struct {
         uint32_t  ERQ:32;            /* DMA Enable Request */
      } B;
   } SPP_DMA2_DMAERQL_32B_tag;

   typedef union {   /* SPP_DMA2_DMAEEIH - DMA Enable Error Interrupt Register */
      uint32_t R;
      struct {
         uint32_t  EEI:32;            /* DMA Enable Error Interrupt */
      } B;
   } SPP_DMA2_DMAEEIH_32B_tag;

   typedef union {   /* SPP_DMA2_DMAEEIL - DMA Enable Error Interrupt Register */
      uint32_t R;
      struct {
         uint32_t  EEI:32;            /* DMA Enable Error Interrupt */
      } B;
   } SPP_DMA2_DMAEEIL_32B_tag;

   typedef union {   /* SPP_DMA2_DMASERQ - DMA Set Enable Request Register */
      uint8_t R;
      struct {
         uint8_t:1;
         uint8_t   SERQ:7;            /* Set Enable Request */
      } B;
   } SPP_DMA2_DMASERQ_8B_tag;

   typedef union {   /* SPP_DMA2_DMACERQ - DMA Clear Enable Request Register */
      uint8_t R;
      struct {
         uint8_t:1;
         uint8_t   CERQ:7;            /* Clear Enable Request */
      } B;
   } SPP_DMA2_DMACERQ_8B_tag;

   typedef union {   /* SPP_DMA2_DMASEEI - DMA Set Enable Error Interrupt Register */
      uint8_t R;
      struct {
         uint8_t:1;
         uint8_t   SEEI:7;            /* Set Enable Error Interrupt */
      } B;
   } SPP_DMA2_DMASEEI_8B_tag;

   typedef union {   /* SPP_DMA2_DMACEEI - DMA Clear Enable Error Interrupt Register */
      uint8_t R;
      struct {
         uint8_t:1;
         uint8_t   CEEI:7;            /* Clear Enable Error Interrupt */
      } B;
   } SPP_DMA2_DMACEEI_8B_tag;

   typedef union {   /* SPP_DMA2_DMACINT - DMA Clear Interrupt Request */
      uint8_t R;
      struct {
         uint8_t:1;
         uint8_t   CINT:7;            /* Clear Interrupt Request */
      } B;
   } SPP_DMA2_DMACINT_8B_tag;

   typedef union {   /* SPP_DMA2_DMACERR - DMA Clear Error */
      uint8_t R;
      struct {
         uint8_t:1;
         uint8_t   CERR:7;            /* Clear Error Indicator */
      } B;
   } SPP_DMA2_DMACERR_8B_tag;

   typedef union {   /* SPP_DMA2_DMASSRT - DMA Set START Bit */
      uint8_t R;
      struct {
         uint8_t:1;
         uint8_t   SSRT:7;            /* Set START Bit */
      } B;
   } SPP_DMA2_DMASSRT_8B_tag;

   typedef union {   /* SPP_DMA2_DMACDNE - DMA Clear DONE Status */
      uint8_t R;
      struct {
         uint8_t:1;
         uint8_t   CDNE:7;            /* Clear DONE Status Bit */
      } B;
   } SPP_DMA2_DMACDNE_8B_tag;

   typedef union {   /* SPP_DMA2_DMAINTH - DMA Interrupt Request Register */
      uint32_t R;
      struct {
         uint32_t  INT:32;            /* DMA Interrupt Request */
      } B;
   } SPP_DMA2_DMAINTH_32B_tag;

   typedef union {   /* SPP_DMA2_DMAINTL - DMA Interrupt Request Register */
      uint32_t R;
      struct {
         uint32_t  INT:32;            /* DMA Interrupt Request */
      } B;
   } SPP_DMA2_DMAINTL_32B_tag;

   typedef union {   /* SPP_DMA2_DMAERRH - DMA Error Register */
      uint32_t R;
      struct {
         uint32_t  ERR:32;            /* DMA Error n */
      } B;
   } SPP_DMA2_DMAERRH_32B_tag;

   typedef union {   /* SPP_DMA2_DMAERRL - DMA Error Register */
      uint32_t R;
      struct {
         uint32_t  ERR:32;            /* DMA Error n */
      } B;
   } SPP_DMA2_DMAERRL_32B_tag;

   typedef union {   /* SPP_DMA2_DMAHRSH - DMA Hardware Request Status Register */
      uint32_t R;
      struct {
         uint32_t  HRS:32;            /* DMA Hardware Request Status */
      } B;
   } SPP_DMA2_DMAHRSH_32B_tag;

   typedef union {   /* SPP_DMA2_DMAHRSL - DMA Hardware Request Status Register */
      uint32_t R;
      struct {
         uint32_t  HRS:32;            /* DMA Hardware Request Status */
      } B;
   } SPP_DMA2_DMAHRSL_32B_tag;

   typedef union {   /* SPP_DMA2_DMAGPOR - DMA General Purpose Output Register */
      uint32_t R;
      struct {
         uint32_t  GPOR:32;           /* DMA General Purpose Output */
      } B;
   } SPP_DMA2_DMAGPOR_32B_tag;


   /* Register layout for all registers DCHPRI... */

   typedef union {   /* SPP_DMA2_DCHPRIn - DMA Channel n Priority */
      uint8_t R;
      struct {
         uint8_t   ECP:1;             /* Enable Channel Preemption */
         uint8_t   DPA:1;             /* Disable Preempt Ability */
         uint8_t   GRPPRI:2;          /* Channel n Current Group Priority */
         uint8_t   CHPRI:4;           /* Channel n Arbitration Priority */
      } B;
   } SPP_DMA2_DCHPRI_8B_tag;


   /* Register layout for all registers TCDWORD0_... */

   typedef union {   /* SPP_DMA2_TCDn Word0 - Source Address */
      uint32_t R;
      struct {
         uint32_t  SADDR:32;          /* Source Address */
      } B;
   } SPP_DMA2_TCDWORD0__32B_tag;


   /* Register layout for all registers TCDWORD4_... */

   typedef union {   /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
      uint32_t R;
      struct {
         uint32_t  SMOD:5;            /* Source Address Modulo */
         uint32_t  SSIZE:3;           /* Source Data Transfer Size */
         uint32_t  DMOD:5;            /* Destination Address Module */
         uint32_t  DSIZE:3;           /* Destination Data Transfer Size */
         uint32_t  SOFF:16;           /* Source Address Signed Offset */
      } B;
   } SPP_DMA2_TCDWORD4__32B_tag;


   /* Register layout for all registers TCDWORD8_... */

   typedef union {   /* SPP_DMA2_TCDn Word2 - nbytes */
      uint32_t R;
      struct {
         uint32_t  SMLOE:1;           /* Source Minor Loop Offset Enable */
         uint32_t  DMLOE:1;           /* Destination Minor Loop Offset Enable */
         uint32_t  MLOFF:20;          /* Minor Loop Offset */
         uint32_t  NBYTES:10;         /* Inner Minor byte transfer Count */
      } B;
   } SPP_DMA2_TCDWORD8__32B_tag;


   /* Register layout for all registers TCDWORD12_... */

   typedef union {   /* SPP_DMA2_TCDn Word3 - slast */
      uint32_t R;
      struct {
         uint32_t  SLAST:32;          /* Last Source Address Adjustment */
      } B;
   } SPP_DMA2_TCDWORD12__32B_tag;


   /* Register layout for all registers TCDWORD16_... */

   typedef union {   /* SPP_DMA2_TCDn Word4 - daddr */
      uint32_t R;
      struct {
         uint32_t  DADDR:32;          /* Destination Address */
      } B;
   } SPP_DMA2_TCDWORD16__32B_tag;


   /* Register layout for all registers TCDWORD20_... */

   typedef union {   /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
      uint32_t R;
      struct {
         uint32_t  CITER_E_LINK:1;    /* Enable Channel to channel linking on minor loop complete */
         uint32_t  CITER_LINKCH:6;    /* Link Channel Number */
         uint32_t  CITER:9;           /* Current Major Iteration Count */
         uint32_t  DOFF:16;           /* Destination Address Signed Offset */
      } B;
   } SPP_DMA2_TCDWORD20__32B_tag;


   /* Register layout for all registers TCDWORD24_... */

   typedef union {   /* SPP_DMA2_TCDn Word6 -  dlast_sga */
      uint32_t R;
      struct {
         uint32_t  DLAST_SGA:32;      /* Last destination address adjustment */
      } B;
   } SPP_DMA2_TCDWORD24__32B_tag;


   /* Register layout for all registers TCDWORD28_... */

   typedef union {   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
      uint32_t R;
      struct {

#ifndef USE_FIELD_ALIASES_SPP_DMA2
         uint32_t BITER_E_LINK:1;        /* beginning ("major") iteration count */
#else
         uint32_t BITERE_LINK:1;        /* deprecated name - please avoid */
#endif         
         uint32_t  BITER:15;          /* Enable Channel to Channel linking on minor loop complete */
         uint32_t  BWC:2;             /* Bandwidth Control */
         uint32_t  MAJOR_LINKCH:6;    /* Link Channel Number */
         uint32_t  DONE:1;            /* channel done */
         uint32_t  ACTIVE:1;          /* Channel Active */
         uint32_t  MAJOR_E_LINK:1;    /* Enable Channel to Channel Linking on major loop complete */
         uint32_t  E_SG:1;            /* Enable Scatter/Gather Processing */
         uint32_t  D_REQ:1;           /* Disable Request */
         uint32_t  INT_HALF:1;        /* Enable an Interrupt when Major Counter is half complete */
         uint32_t  INT_MAJ:1;         /* Enable an Interrupt when Major Iteration count completes */
         uint32_t  START:1;           /* Channel Start */
      } B;
   } SPP_DMA2_TCDWORD28__32B_tag;


   typedef struct SPP_DMA2_CHANNEL_struct_tag {

                                 /* SPP_DMA2_TCDn Word0 - Source Address */
      SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_;  /* relative offset: 0x0000 */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
      SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_;  /* relative offset: 0x0004 */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
      SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_;  /* relative offset: 0x0008 */
                                          /* SPP_DMA2_TCDn Word3 - slast */
      SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_;  /* relative offset: 0x000C */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
      SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_;  /* relative offset: 0x0010 */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
      SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_;  /* relative offset: 0x0014 */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
      SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_;  /* relative offset: 0x0018 */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
      SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_;  /* relative offset: 0x001C */

   } SPP_DMA2_CHANNEL_tag;


   typedef struct SPP_DMA2_struct_tag { /* start of SPP_DMA2_tag */
                                /* SPP_DMA2_DMACR - DMA Control Register */
      SPP_DMA2_DMACR_32B_tag DMACR;        /* offset: 0x0000 size: 32 bit */
                           /* SPP_DMA2_DMAES - DMA Error Status Register */
      SPP_DMA2_DMAES_32B_tag DMAES;        /* offset: 0x0004 size: 32 bit */
                       /* SPP_DMA2_DMAERQH - DMA Enable Request Register */
      SPP_DMA2_DMAERQH_32B_tag DMAERQH;    /* offset: 0x0008 size: 32 bit */
                       /* SPP_DMA2_DMAERQL - DMA Enable Request Register */
      SPP_DMA2_DMAERQL_32B_tag DMAERQL;    /* offset: 0x000C size: 32 bit */
               /* SPP_DMA2_DMAEEIH - DMA Enable Error Interrupt Register */
      SPP_DMA2_DMAEEIH_32B_tag DMAEEIH;    /* offset: 0x0010 size: 32 bit */
               /* SPP_DMA2_DMAEEIL - DMA Enable Error Interrupt Register */
      SPP_DMA2_DMAEEIL_32B_tag DMAEEIL;    /* offset: 0x0014 size: 32 bit */
                   /* SPP_DMA2_DMASERQ - DMA Set Enable Request Register */
      SPP_DMA2_DMASERQ_8B_tag DMASERQ;     /* offset: 0x0018 size: 8 bit */
                 /* SPP_DMA2_DMACERQ - DMA Clear Enable Request Register */
      SPP_DMA2_DMACERQ_8B_tag DMACERQ;     /* offset: 0x0019 size: 8 bit */
           /* SPP_DMA2_DMASEEI - DMA Set Enable Error Interrupt Register */
      SPP_DMA2_DMASEEI_8B_tag DMASEEI;     /* offset: 0x001A size: 8 bit */
         /* SPP_DMA2_DMACEEI - DMA Clear Enable Error Interrupt Register */
      SPP_DMA2_DMACEEI_8B_tag DMACEEI;     /* offset: 0x001B size: 8 bit */
                       /* SPP_DMA2_DMACINT - DMA Clear Interrupt Request */
      SPP_DMA2_DMACINT_8B_tag DMACINT;     /* offset: 0x001C size: 8 bit */
                                   /* SPP_DMA2_DMACERR - DMA Clear Error */
      SPP_DMA2_DMACERR_8B_tag DMACERR;     /* offset: 0x001D size: 8 bit */
                                 /* SPP_DMA2_DMASSRT - DMA Set START Bit */
      SPP_DMA2_DMASSRT_8B_tag DMASSRT;     /* offset: 0x001E size: 8 bit */
                             /* SPP_DMA2_DMACDNE - DMA Clear DONE Status */
      SPP_DMA2_DMACDNE_8B_tag DMACDNE;     /* offset: 0x001F size: 8 bit */
                    /* SPP_DMA2_DMAINTH - DMA Interrupt Request Register */
      SPP_DMA2_DMAINTH_32B_tag DMAINTH;    /* offset: 0x0020 size: 32 bit */
                    /* SPP_DMA2_DMAINTL - DMA Interrupt Request Register */
      SPP_DMA2_DMAINTL_32B_tag DMAINTL;    /* offset: 0x0024 size: 32 bit */
                                /* SPP_DMA2_DMAERRH - DMA Error Register */
      SPP_DMA2_DMAERRH_32B_tag DMAERRH;    /* offset: 0x0028 size: 32 bit */
                                /* SPP_DMA2_DMAERRL - DMA Error Register */
      SPP_DMA2_DMAERRL_32B_tag DMAERRL;    /* offset: 0x002C size: 32 bit */
              /* SPP_DMA2_DMAHRSH - DMA Hardware Request Status Register */
      SPP_DMA2_DMAHRSH_32B_tag DMAHRSH;    /* offset: 0x0030 size: 32 bit */
              /* SPP_DMA2_DMAHRSL - DMA Hardware Request Status Register */
      SPP_DMA2_DMAHRSL_32B_tag DMAHRSL;    /* offset: 0x0034 size: 32 bit */
               /* SPP_DMA2_DMAGPOR - DMA General Purpose Output Register */
      SPP_DMA2_DMAGPOR_32B_tag DMAGPOR;    /* offset: 0x0038 size: 32 bit */
      int8_t SPP_DMA2_reserved_003C_C[196];
      union {
                            /* SPP_DMA2_DCHPRIn - DMA Channel n Priority */
         SPP_DMA2_DCHPRI_8B_tag DCHPRI[64];  /* offset: 0x0100  (0x0001 x 64) */

         struct {
                            /* SPP_DMA2_DCHPRIn - DMA Channel n Priority */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI0;  /* offset: 0x0100 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI1;  /* offset: 0x0101 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI2;  /* offset: 0x0102 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI3;  /* offset: 0x0103 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI4;  /* offset: 0x0104 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI5;  /* offset: 0x0105 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI6;  /* offset: 0x0106 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI7;  /* offset: 0x0107 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI8;  /* offset: 0x0108 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI9;  /* offset: 0x0109 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI10;  /* offset: 0x010A size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI11;  /* offset: 0x010B size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI12;  /* offset: 0x010C size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI13;  /* offset: 0x010D size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI14;  /* offset: 0x010E size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI15;  /* offset: 0x010F size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI16;  /* offset: 0x0110 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI17;  /* offset: 0x0111 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI18;  /* offset: 0x0112 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI19;  /* offset: 0x0113 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI20;  /* offset: 0x0114 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI21;  /* offset: 0x0115 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI22;  /* offset: 0x0116 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI23;  /* offset: 0x0117 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI24;  /* offset: 0x0118 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI25;  /* offset: 0x0119 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI26;  /* offset: 0x011A size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI27;  /* offset: 0x011B size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI28;  /* offset: 0x011C size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI29;  /* offset: 0x011D size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI30;  /* offset: 0x011E size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI31;  /* offset: 0x011F size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI32;  /* offset: 0x0120 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI33;  /* offset: 0x0121 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI34;  /* offset: 0x0122 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI35;  /* offset: 0x0123 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI36;  /* offset: 0x0124 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI37;  /* offset: 0x0125 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI38;  /* offset: 0x0126 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI39;  /* offset: 0x0127 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI40;  /* offset: 0x0128 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI41;  /* offset: 0x0129 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI42;  /* offset: 0x012A size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI43;  /* offset: 0x012B size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI44;  /* offset: 0x012C size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI45;  /* offset: 0x012D size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI46;  /* offset: 0x012E size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI47;  /* offset: 0x012F size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI48;  /* offset: 0x0130 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI49;  /* offset: 0x0131 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI50;  /* offset: 0x0132 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI51;  /* offset: 0x0133 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI52;  /* offset: 0x0134 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI53;  /* offset: 0x0135 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI54;  /* offset: 0x0136 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI55;  /* offset: 0x0137 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI56;  /* offset: 0x0138 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI57;  /* offset: 0x0139 size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI58;  /* offset: 0x013A size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI59;  /* offset: 0x013B size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI60;  /* offset: 0x013C size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI61;  /* offset: 0x013D size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI62;  /* offset: 0x013E size: 8 bit */
            SPP_DMA2_DCHPRI_8B_tag DCHPRI63;  /* offset: 0x013F size: 8 bit */
         };

      };
      int8_t SPP_DMA2_reserved_0140_C[3776];
      union {
                                                /*  Register set CHANNEL */
         SPP_DMA2_CHANNEL_tag CHANNEL[64];  /* offset: 0x1000  (0x0020 x 64) */

         struct {
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_0;  /* offset: 0x1000 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_0;  /* offset: 0x1004 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_0;  /* offset: 0x1008 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_0;  /* offset: 0x100C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_0;  /* offset: 0x1010 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_0;  /* offset: 0x1014 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_0;  /* offset: 0x1018 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_0;  /* offset: 0x101C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_1;  /* offset: 0x1020 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_1;  /* offset: 0x1024 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_1;  /* offset: 0x1028 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_1;  /* offset: 0x102C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_1;  /* offset: 0x1030 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_1;  /* offset: 0x1034 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_1;  /* offset: 0x1038 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_1;  /* offset: 0x103C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_2;  /* offset: 0x1040 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_2;  /* offset: 0x1044 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_2;  /* offset: 0x1048 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_2;  /* offset: 0x104C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_2;  /* offset: 0x1050 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_2;  /* offset: 0x1054 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_2;  /* offset: 0x1058 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_2;  /* offset: 0x105C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_3;  /* offset: 0x1060 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_3;  /* offset: 0x1064 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_3;  /* offset: 0x1068 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_3;  /* offset: 0x106C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_3;  /* offset: 0x1070 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_3;  /* offset: 0x1074 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_3;  /* offset: 0x1078 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_3;  /* offset: 0x107C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_4;  /* offset: 0x1080 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_4;  /* offset: 0x1084 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_4;  /* offset: 0x1088 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_4;  /* offset: 0x108C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_4;  /* offset: 0x1090 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_4;  /* offset: 0x1094 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_4;  /* offset: 0x1098 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_4;  /* offset: 0x109C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_5;  /* offset: 0x10A0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_5;  /* offset: 0x10A4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_5;  /* offset: 0x10A8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_5;  /* offset: 0x10AC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_5;  /* offset: 0x10B0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_5;  /* offset: 0x10B4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_5;  /* offset: 0x10B8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_5;  /* offset: 0x10BC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_6;  /* offset: 0x10C0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_6;  /* offset: 0x10C4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_6;  /* offset: 0x10C8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_6;  /* offset: 0x10CC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_6;  /* offset: 0x10D0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_6;  /* offset: 0x10D4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_6;  /* offset: 0x10D8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_6;  /* offset: 0x10DC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_7;  /* offset: 0x10E0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_7;  /* offset: 0x10E4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_7;  /* offset: 0x10E8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_7;  /* offset: 0x10EC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_7;  /* offset: 0x10F0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_7;  /* offset: 0x10F4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_7;  /* offset: 0x10F8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_7;  /* offset: 0x10FC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_8;  /* offset: 0x1100 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_8;  /* offset: 0x1104 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_8;  /* offset: 0x1108 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_8;  /* offset: 0x110C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_8;  /* offset: 0x1110 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_8;  /* offset: 0x1114 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_8;  /* offset: 0x1118 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_8;  /* offset: 0x111C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_9;  /* offset: 0x1120 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_9;  /* offset: 0x1124 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_9;  /* offset: 0x1128 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_9;  /* offset: 0x112C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_9;  /* offset: 0x1130 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_9;  /* offset: 0x1134 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_9;  /* offset: 0x1138 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_9;  /* offset: 0x113C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_10;  /* offset: 0x1140 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_10;  /* offset: 0x1144 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_10;  /* offset: 0x1148 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_10;  /* offset: 0x114C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_10;  /* offset: 0x1150 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_10;  /* offset: 0x1154 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_10;  /* offset: 0x1158 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_10;  /* offset: 0x115C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_11;  /* offset: 0x1160 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_11;  /* offset: 0x1164 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_11;  /* offset: 0x1168 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_11;  /* offset: 0x116C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_11;  /* offset: 0x1170 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_11;  /* offset: 0x1174 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_11;  /* offset: 0x1178 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_11;  /* offset: 0x117C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_12;  /* offset: 0x1180 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_12;  /* offset: 0x1184 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_12;  /* offset: 0x1188 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_12;  /* offset: 0x118C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_12;  /* offset: 0x1190 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_12;  /* offset: 0x1194 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_12;  /* offset: 0x1198 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_12;  /* offset: 0x119C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_13;  /* offset: 0x11A0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_13;  /* offset: 0x11A4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_13;  /* offset: 0x11A8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_13;  /* offset: 0x11AC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_13;  /* offset: 0x11B0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_13;  /* offset: 0x11B4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_13;  /* offset: 0x11B8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_13;  /* offset: 0x11BC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_14;  /* offset: 0x11C0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_14;  /* offset: 0x11C4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_14;  /* offset: 0x11C8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_14;  /* offset: 0x11CC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_14;  /* offset: 0x11D0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_14;  /* offset: 0x11D4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_14;  /* offset: 0x11D8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_14;  /* offset: 0x11DC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_15;  /* offset: 0x11E0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_15;  /* offset: 0x11E4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_15;  /* offset: 0x11E8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_15;  /* offset: 0x11EC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_15;  /* offset: 0x11F0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_15;  /* offset: 0x11F4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_15;  /* offset: 0x11F8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_15;  /* offset: 0x11FC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_16;  /* offset: 0x1200 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_16;  /* offset: 0x1204 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_16;  /* offset: 0x1208 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_16;  /* offset: 0x120C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_16;  /* offset: 0x1210 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_16;  /* offset: 0x1214 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_16;  /* offset: 0x1218 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_16;  /* offset: 0x121C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_17;  /* offset: 0x1220 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_17;  /* offset: 0x1224 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_17;  /* offset: 0x1228 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_17;  /* offset: 0x122C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_17;  /* offset: 0x1230 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_17;  /* offset: 0x1234 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_17;  /* offset: 0x1238 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_17;  /* offset: 0x123C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_18;  /* offset: 0x1240 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_18;  /* offset: 0x1244 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_18;  /* offset: 0x1248 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_18;  /* offset: 0x124C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_18;  /* offset: 0x1250 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_18;  /* offset: 0x1254 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_18;  /* offset: 0x1258 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_18;  /* offset: 0x125C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_19;  /* offset: 0x1260 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_19;  /* offset: 0x1264 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_19;  /* offset: 0x1268 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_19;  /* offset: 0x126C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_19;  /* offset: 0x1270 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_19;  /* offset: 0x1274 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_19;  /* offset: 0x1278 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_19;  /* offset: 0x127C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_20;  /* offset: 0x1280 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_20;  /* offset: 0x1284 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_20;  /* offset: 0x1288 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_20;  /* offset: 0x128C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_20;  /* offset: 0x1290 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_20;  /* offset: 0x1294 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_20;  /* offset: 0x1298 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_20;  /* offset: 0x129C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_21;  /* offset: 0x12A0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_21;  /* offset: 0x12A4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_21;  /* offset: 0x12A8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_21;  /* offset: 0x12AC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_21;  /* offset: 0x12B0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_21;  /* offset: 0x12B4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_21;  /* offset: 0x12B8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_21;  /* offset: 0x12BC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_22;  /* offset: 0x12C0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_22;  /* offset: 0x12C4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_22;  /* offset: 0x12C8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_22;  /* offset: 0x12CC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_22;  /* offset: 0x12D0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_22;  /* offset: 0x12D4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_22;  /* offset: 0x12D8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_22;  /* offset: 0x12DC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_23;  /* offset: 0x12E0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_23;  /* offset: 0x12E4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_23;  /* offset: 0x12E8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_23;  /* offset: 0x12EC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_23;  /* offset: 0x12F0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_23;  /* offset: 0x12F4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_23;  /* offset: 0x12F8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_23;  /* offset: 0x12FC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_24;  /* offset: 0x1300 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_24;  /* offset: 0x1304 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_24;  /* offset: 0x1308 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_24;  /* offset: 0x130C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_24;  /* offset: 0x1310 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_24;  /* offset: 0x1314 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_24;  /* offset: 0x1318 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_24;  /* offset: 0x131C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_25;  /* offset: 0x1320 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_25;  /* offset: 0x1324 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_25;  /* offset: 0x1328 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_25;  /* offset: 0x132C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_25;  /* offset: 0x1330 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_25;  /* offset: 0x1334 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_25;  /* offset: 0x1338 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_25;  /* offset: 0x133C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_26;  /* offset: 0x1340 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_26;  /* offset: 0x1344 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_26;  /* offset: 0x1348 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_26;  /* offset: 0x134C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_26;  /* offset: 0x1350 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_26;  /* offset: 0x1354 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_26;  /* offset: 0x1358 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_26;  /* offset: 0x135C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_27;  /* offset: 0x1360 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_27;  /* offset: 0x1364 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_27;  /* offset: 0x1368 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_27;  /* offset: 0x136C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_27;  /* offset: 0x1370 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_27;  /* offset: 0x1374 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_27;  /* offset: 0x1378 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_27;  /* offset: 0x137C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_28;  /* offset: 0x1380 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_28;  /* offset: 0x1384 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_28;  /* offset: 0x1388 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_28;  /* offset: 0x138C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_28;  /* offset: 0x1390 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_28;  /* offset: 0x1394 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_28;  /* offset: 0x1398 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_28;  /* offset: 0x139C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_29;  /* offset: 0x13A0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_29;  /* offset: 0x13A4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_29;  /* offset: 0x13A8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_29;  /* offset: 0x13AC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_29;  /* offset: 0x13B0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_29;  /* offset: 0x13B4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_29;  /* offset: 0x13B8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_29;  /* offset: 0x13BC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_30;  /* offset: 0x13C0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_30;  /* offset: 0x13C4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_30;  /* offset: 0x13C8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_30;  /* offset: 0x13CC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_30;  /* offset: 0x13D0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_30;  /* offset: 0x13D4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_30;  /* offset: 0x13D8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_30;  /* offset: 0x13DC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_31;  /* offset: 0x13E0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_31;  /* offset: 0x13E4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_31;  /* offset: 0x13E8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_31;  /* offset: 0x13EC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_31;  /* offset: 0x13F0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_31;  /* offset: 0x13F4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_31;  /* offset: 0x13F8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_31;  /* offset: 0x13FC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_32;  /* offset: 0x1400 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_32;  /* offset: 0x1404 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_32;  /* offset: 0x1408 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_32;  /* offset: 0x140C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_32;  /* offset: 0x1410 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_32;  /* offset: 0x1414 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_32;  /* offset: 0x1418 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_32;  /* offset: 0x141C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_33;  /* offset: 0x1420 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_33;  /* offset: 0x1424 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_33;  /* offset: 0x1428 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_33;  /* offset: 0x142C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_33;  /* offset: 0x1430 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_33;  /* offset: 0x1434 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_33;  /* offset: 0x1438 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_33;  /* offset: 0x143C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_34;  /* offset: 0x1440 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_34;  /* offset: 0x1444 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_34;  /* offset: 0x1448 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_34;  /* offset: 0x144C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_34;  /* offset: 0x1450 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_34;  /* offset: 0x1454 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_34;  /* offset: 0x1458 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_34;  /* offset: 0x145C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_35;  /* offset: 0x1460 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_35;  /* offset: 0x1464 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_35;  /* offset: 0x1468 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_35;  /* offset: 0x146C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_35;  /* offset: 0x1470 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_35;  /* offset: 0x1474 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_35;  /* offset: 0x1478 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_35;  /* offset: 0x147C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_36;  /* offset: 0x1480 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_36;  /* offset: 0x1484 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_36;  /* offset: 0x1488 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_36;  /* offset: 0x148C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_36;  /* offset: 0x1490 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_36;  /* offset: 0x1494 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_36;  /* offset: 0x1498 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_36;  /* offset: 0x149C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_37;  /* offset: 0x14A0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_37;  /* offset: 0x14A4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_37;  /* offset: 0x14A8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_37;  /* offset: 0x14AC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_37;  /* offset: 0x14B0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_37;  /* offset: 0x14B4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_37;  /* offset: 0x14B8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_37;  /* offset: 0x14BC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_38;  /* offset: 0x14C0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_38;  /* offset: 0x14C4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_38;  /* offset: 0x14C8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_38;  /* offset: 0x14CC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_38;  /* offset: 0x14D0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_38;  /* offset: 0x14D4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_38;  /* offset: 0x14D8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_38;  /* offset: 0x14DC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_39;  /* offset: 0x14E0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_39;  /* offset: 0x14E4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_39;  /* offset: 0x14E8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_39;  /* offset: 0x14EC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_39;  /* offset: 0x14F0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_39;  /* offset: 0x14F4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_39;  /* offset: 0x14F8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_39;  /* offset: 0x14FC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_40;  /* offset: 0x1500 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_40;  /* offset: 0x1504 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_40;  /* offset: 0x1508 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_40;  /* offset: 0x150C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_40;  /* offset: 0x1510 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_40;  /* offset: 0x1514 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_40;  /* offset: 0x1518 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_40;  /* offset: 0x151C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_41;  /* offset: 0x1520 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_41;  /* offset: 0x1524 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_41;  /* offset: 0x1528 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_41;  /* offset: 0x152C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_41;  /* offset: 0x1530 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_41;  /* offset: 0x1534 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_41;  /* offset: 0x1538 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_41;  /* offset: 0x153C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_42;  /* offset: 0x1540 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_42;  /* offset: 0x1544 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_42;  /* offset: 0x1548 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_42;  /* offset: 0x154C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_42;  /* offset: 0x1550 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_42;  /* offset: 0x1554 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_42;  /* offset: 0x1558 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_42;  /* offset: 0x155C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_43;  /* offset: 0x1560 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_43;  /* offset: 0x1564 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_43;  /* offset: 0x1568 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_43;  /* offset: 0x156C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_43;  /* offset: 0x1570 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_43;  /* offset: 0x1574 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_43;  /* offset: 0x1578 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_43;  /* offset: 0x157C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_44;  /* offset: 0x1580 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_44;  /* offset: 0x1584 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_44;  /* offset: 0x1588 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_44;  /* offset: 0x158C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_44;  /* offset: 0x1590 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_44;  /* offset: 0x1594 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_44;  /* offset: 0x1598 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_44;  /* offset: 0x159C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_45;  /* offset: 0x15A0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_45;  /* offset: 0x15A4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_45;  /* offset: 0x15A8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_45;  /* offset: 0x15AC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_45;  /* offset: 0x15B0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_45;  /* offset: 0x15B4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_45;  /* offset: 0x15B8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_45;  /* offset: 0x15BC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_46;  /* offset: 0x15C0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_46;  /* offset: 0x15C4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_46;  /* offset: 0x15C8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_46;  /* offset: 0x15CC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_46;  /* offset: 0x15D0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_46;  /* offset: 0x15D4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_46;  /* offset: 0x15D8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_46;  /* offset: 0x15DC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_47;  /* offset: 0x15E0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_47;  /* offset: 0x15E4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_47;  /* offset: 0x15E8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_47;  /* offset: 0x15EC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_47;  /* offset: 0x15F0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_47;  /* offset: 0x15F4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_47;  /* offset: 0x15F8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_47;  /* offset: 0x15FC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_48;  /* offset: 0x1600 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_48;  /* offset: 0x1604 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_48;  /* offset: 0x1608 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_48;  /* offset: 0x160C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_48;  /* offset: 0x1610 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_48;  /* offset: 0x1614 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_48;  /* offset: 0x1618 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_48;  /* offset: 0x161C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_49;  /* offset: 0x1620 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_49;  /* offset: 0x1624 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_49;  /* offset: 0x1628 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_49;  /* offset: 0x162C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_49;  /* offset: 0x1630 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_49;  /* offset: 0x1634 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_49;  /* offset: 0x1638 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_49;  /* offset: 0x163C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_50;  /* offset: 0x1640 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_50;  /* offset: 0x1644 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_50;  /* offset: 0x1648 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_50;  /* offset: 0x164C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_50;  /* offset: 0x1650 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_50;  /* offset: 0x1654 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_50;  /* offset: 0x1658 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_50;  /* offset: 0x165C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_51;  /* offset: 0x1660 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_51;  /* offset: 0x1664 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_51;  /* offset: 0x1668 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_51;  /* offset: 0x166C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_51;  /* offset: 0x1670 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_51;  /* offset: 0x1674 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_51;  /* offset: 0x1678 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_51;  /* offset: 0x167C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_52;  /* offset: 0x1680 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_52;  /* offset: 0x1684 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_52;  /* offset: 0x1688 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_52;  /* offset: 0x168C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_52;  /* offset: 0x1690 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_52;  /* offset: 0x1694 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_52;  /* offset: 0x1698 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_52;  /* offset: 0x169C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_53;  /* offset: 0x16A0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_53;  /* offset: 0x16A4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_53;  /* offset: 0x16A8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_53;  /* offset: 0x16AC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_53;  /* offset: 0x16B0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_53;  /* offset: 0x16B4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_53;  /* offset: 0x16B8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_53;  /* offset: 0x16BC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_54;  /* offset: 0x16C0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_54;  /* offset: 0x16C4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_54;  /* offset: 0x16C8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_54;  /* offset: 0x16CC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_54;  /* offset: 0x16D0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_54;  /* offset: 0x16D4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_54;  /* offset: 0x16D8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_54;  /* offset: 0x16DC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_55;  /* offset: 0x16E0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_55;  /* offset: 0x16E4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_55;  /* offset: 0x16E8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_55;  /* offset: 0x16EC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_55;  /* offset: 0x16F0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_55;  /* offset: 0x16F4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_55;  /* offset: 0x16F8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_55;  /* offset: 0x16FC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_56;  /* offset: 0x1700 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_56;  /* offset: 0x1704 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_56;  /* offset: 0x1708 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_56;  /* offset: 0x170C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_56;  /* offset: 0x1710 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_56;  /* offset: 0x1714 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_56;  /* offset: 0x1718 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_56;  /* offset: 0x171C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_57;  /* offset: 0x1720 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_57;  /* offset: 0x1724 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_57;  /* offset: 0x1728 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_57;  /* offset: 0x172C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_57;  /* offset: 0x1730 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_57;  /* offset: 0x1734 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_57;  /* offset: 0x1738 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_57;  /* offset: 0x173C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_58;  /* offset: 0x1740 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_58;  /* offset: 0x1744 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_58;  /* offset: 0x1748 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_58;  /* offset: 0x174C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_58;  /* offset: 0x1750 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_58;  /* offset: 0x1754 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_58;  /* offset: 0x1758 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_58;  /* offset: 0x175C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_59;  /* offset: 0x1760 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_59;  /* offset: 0x1764 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_59;  /* offset: 0x1768 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_59;  /* offset: 0x176C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_59;  /* offset: 0x1770 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_59;  /* offset: 0x1774 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_59;  /* offset: 0x1778 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_59;  /* offset: 0x177C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_60;  /* offset: 0x1780 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_60;  /* offset: 0x1784 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_60;  /* offset: 0x1788 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_60;  /* offset: 0x178C size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_60;  /* offset: 0x1790 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_60;  /* offset: 0x1794 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_60;  /* offset: 0x1798 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_60;  /* offset: 0x179C size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_61;  /* offset: 0x17A0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_61;  /* offset: 0x17A4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_61;  /* offset: 0x17A8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_61;  /* offset: 0x17AC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_61;  /* offset: 0x17B0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_61;  /* offset: 0x17B4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_61;  /* offset: 0x17B8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_61;  /* offset: 0x17BC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_62;  /* offset: 0x17C0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_62;  /* offset: 0x17C4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_62;  /* offset: 0x17C8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_62;  /* offset: 0x17CC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_62;  /* offset: 0x17D0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_62;  /* offset: 0x17D4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_62;  /* offset: 0x17D8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_62;  /* offset: 0x17DC size: 32 bit */
                                 /* SPP_DMA2_TCDn Word0 - Source Address */
            SPP_DMA2_TCDWORD0__32B_tag TCDWORD0_63;  /* offset: 0x17E0 size: 32 bit */
                 /* SPP_DMA2_TCDn Word1 - smod, ssize, dmod, dsize, soff */
            SPP_DMA2_TCDWORD4__32B_tag TCDWORD4_63;  /* offset: 0x17E4 size: 32 bit */
                                         /* SPP_DMA2_TCDn Word2 - nbytes */
            SPP_DMA2_TCDWORD8__32B_tag TCDWORD8_63;  /* offset: 0x17E8 size: 32 bit */
                                          /* SPP_DMA2_TCDn Word3 - slast */
            SPP_DMA2_TCDWORD12__32B_tag TCDWORD12_63;  /* offset: 0x17EC size: 32 bit */
                                          /* SPP_DMA2_TCDn Word4 - daddr */
            SPP_DMA2_TCDWORD16__32B_tag TCDWORD16_63;  /* offset: 0x17F0 size: 32 bit */
                     /* SPP_DMA2_TCDn Word5 -  citer.e_link, citer, doff */
            SPP_DMA2_TCDWORD20__32B_tag TCDWORD20_63;  /* offset: 0x17F4 size: 32 bit */
                                     /* SPP_DMA2_TCDn Word6 -  dlast_sga */
            SPP_DMA2_TCDWORD24__32B_tag TCDWORD24_63;  /* offset: 0x17F8 size: 32 bit */
                                   /* SPP_DMA2_TCDn Word7 -  biter, etc. */
            SPP_DMA2_TCDWORD28__32B_tag TCDWORD28_63;  /* offset: 0x17FC size: 32 bit */
         };

      };
   } SPP_DMA2_tag;


#define SPP_DMA2 (*(volatile SPP_DMA2_tag *) 0xFFF44000UL)



/****************************************************************/
/*                                                              */
/* Module: INTC  */
/*                                                              */
/****************************************************************/

   typedef union {   /* BCR - Block Configuration Register */
      uint32_t R;
      struct {
         uint32_t:18;
         uint32_t  VTES_PRC1:1;       /* Vector Table Entry Size - Processor 1 */
         uint32_t:4;
         uint32_t  HVEN_PRC1:1;       /* Hardware Vector Enable - Processor 1 */
         uint32_t:2;
#ifndef USE_FIELD_ALIASES_INTC
         uint32_t  VTES_PRC0:1;       /* Vector Table Entry Size - Processor 0 */
#else
         uint32_t  VTES:1;              /* deprecated name - please avoid */
#endif
         uint32_t:4;
#ifndef USE_FIELD_ALIASES_INTC
         uint32_t  HVEN_PRC0:1;       /* Hardware Vector Enable - Processor 0 */
#else
         uint32_t  HVEN:1;              /* deprecated name - please avoid */
#endif
      } B;
   } INTC_BCR_32B_tag;

   typedef union {   /* CPR - Current Priority Register - Processor 0 */
      uint32_t R;
      struct {
         uint32_t:28;
         uint32_t  PRI:4;             /* Priority Bits */
      } B;
   } INTC_CPR_PRC0_32B_tag;

   typedef union {   /* CPR - Current Priority Register - Processor 1 */
      uint32_t R;
      struct {
         uint32_t:28;
         uint32_t  PRI:4;             /* Priority Bits */
      } B;
   } INTC_CPR_PRC1_32B_tag;

   typedef union {   /* IACKR- Interrupt Acknowledge Register - Processor 0 */
      uint32_t R;
      struct {
#ifndef USE_FIELD_ALIASES_INTC
         uint32_t  VTBA_PRC0:21;      /* Vector Table Base Address - Processor 0 */
#else
         uint32_t  VTBA:21;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_INTC
         uint32_t  INTEC_PRC0:9;      /* Interrupt Vector - Processor 0 */
#else
         uint32_t  INTVEC:9;            /* deprecated name - please avoid */
#endif
         uint32_t:2;
      } B;
   } INTC_IACKR_PRC0_32B_tag;

   typedef union {   /* IACKR- Interrupt Acknowledge Register - Processor 1 */
      uint32_t R;
      struct {
         uint32_t  VTBA_PRC1:21;      /* Vector Table Base Address - Processor 1 */
         uint32_t  INTEC_PRC1:9;      /* Interrupt Vector - Processor 1 */
         uint32_t:2;
      } B;
   } INTC_IACKR_PRC1_32B_tag;

   typedef union {   /* EOIR- End of Interrupt Register - Processor 0 */
      uint32_t R;
   } INTC_EOIR_PRC0_32B_tag;

   typedef union {   /* EOIR- End of Interrupt Register - Processor 1 */
      uint32_t R;
   } INTC_EOIR_PRC1_32B_tag;


   /* Register layout for all registers SSCIR... */

   typedef union {   /* SSCIR0-7 INTC Software Set/Clear Interrupt Registers */
      uint8_t R;
      struct {
         uint8_t:6;
         uint8_t   SET:1;             /* Set Flag bit */
         uint8_t   CLR:1;             /* Clear Flag bit */
      } B;
   } INTC_SSCIR_8B_tag;

   typedef union {   /* SSCIR0_3 - Software Set/Clear Interrupt Registers */
      uint32_t R;
      struct {
         uint32_t:6;
         uint32_t  SET0:1;            /* Set Flag 0 bit */
         uint32_t  CLR0:1;            /* Clear Flag 0 bit */
         uint32_t:6;
         uint32_t  SET1:1;            /* Set Flag 1 bit */
         uint32_t  CLR1:1;            /* Clear Flag 1 bit */
         uint32_t:6;
         uint32_t  SET2:1;            /* Set Flag 2 bit */
         uint32_t  CLR2:1;            /* Clear Flag 2 bit */
         uint32_t:6;
         uint32_t  SET3:1;            /* Set Flag 3 bit */
         uint32_t  CLR3:1;            /* Clear Flag 3 bit */
      } B;
   } INTC_SSCIR0_3_32B_tag;

   typedef union {   /* SSCIR4_7 - Software Set/Clear Interrupt Registers */
      uint32_t R;
      struct {
         uint32_t:6;
         uint32_t  SET4:1;            /* Set Flag 4 bit */
         uint32_t  CLR4:1;            /* Clear Flag 4 bit */
         uint32_t:6;
         uint32_t  SET5:1;            /* Set Flag 5 bit */
         uint32_t  CLR5:1;            /* Clear Flag 5 bit */
         uint32_t:6;
         uint32_t  SET6:1;            /* Set Flag 6 bit */
         uint32_t  CLR6:1;            /* Clear Flag 6 bit */
         uint32_t:6;
         uint32_t  SET7:1;            /* Set Flag 7 bit */
         uint32_t  CLR7:1;            /* Clear Flag 7 bit */
      } B;
   } INTC_SSCIR4_7_32B_tag;


   /* Register layout for all registers PSR... */

   typedef union {   /* PSR0-511 - Priority Select Registers */
      uint8_t R;
      struct {
         uint8_t   PRC_SEL:2;         /* Processor Select */
         uint8_t:2;
         uint8_t   PRI:4;             /* Priority Select */
      } B;
   } INTC_PSR_8B_tag;


   /* Register layout for all registers PSR... */

   typedef union {   /* PSR0_3 - 508_511 - Priority Select Registers */
      uint32_t R;
      struct {
         uint32_t  PRC_SEL0:2;        /* Processor Select - Entry 0 */
         uint32_t:2;
         uint32_t  PRI0:4;            /* Priority Select - Entry 0 */
         uint32_t  PRC_SEL1:2;        /* Processor Select - Entry 1 */
         uint32_t:2;
         uint32_t  PRI1:4;            /* Priority Select - Entry 1 */
         uint32_t  PRC_SEL2:2;        /* Processor Select - Entry 2 */
         uint32_t:2;
         uint32_t  PRI2:4;            /* Priority Select - Entry 2 */
         uint32_t  PRC_SEL3:2;        /* Processor Select - Entry 3 */
         uint32_t:2;
         uint32_t  PRI3:4;            /* Priority Select - Entry 3 */
      } B;
   } INTC_PSR_32B_tag;



   typedef struct INTC_struct_tag { /* start of INTC_tag */
      union {
         INTC_BCR_32B_tag MCR;             /* deprecated - please avoid */

                                   /* BCR - Block Configuration Register */
         INTC_BCR_32B_tag BCR;             /* offset: 0x0000 size: 32 bit */

      };
      int8_t INTC_reserved_0004_C[4];
      union {
                        /* CPR - Current Priority Register - Processor 0 */
         INTC_CPR_PRC0_32B_tag CPR_PRC0;   /* offset: 0x0008 size: 32 bit */

         INTC_CPR_PRC0_32B_tag CPR;        /* deprecated - please avoid */

      };
                        /* CPR - Current Priority Register - Processor 1 */
      INTC_CPR_PRC1_32B_tag CPR_PRC1;      /* offset: 0x000C size: 32 bit */
      union {
                  /* IACKR- Interrupt Acknowledge Register - Processor 0 */
         INTC_IACKR_PRC0_32B_tag IACKR_PRC0;  /* offset: 0x0010 size: 32 bit */

         INTC_IACKR_PRC0_32B_tag IACKR;    /* deprecated - please avoid */

      };
                  /* IACKR- Interrupt Acknowledge Register - Processor 1 */
      INTC_IACKR_PRC1_32B_tag IACKR_PRC1;  /* offset: 0x0014 size: 32 bit */
      union {
                        /* EOIR- End of Interrupt Register - Processor 0 */
         INTC_EOIR_PRC0_32B_tag EOIR_PRC0;  /* offset: 0x0018 size: 32 bit */

         INTC_EOIR_PRC0_32B_tag EOIR;      /* deprecated - please avoid */

      };
                        /* EOIR- End of Interrupt Register - Processor 1 */
      INTC_EOIR_PRC1_32B_tag EOIR_PRC1;    /* offset: 0x001C size: 32 bit */
      union {
                 /* SSCIR0-7 INTC Software Set/Clear Interrupt Registers */
         INTC_SSCIR_8B_tag SSCIR[8];       /* offset: 0x0020  (0x0001 x 8) */

         struct {
                 /* SSCIR0-7 INTC Software Set/Clear Interrupt Registers */
            INTC_SSCIR_8B_tag SSCIR0;      /* offset: 0x0020 size: 8 bit */
            INTC_SSCIR_8B_tag SSCIR1;      /* offset: 0x0021 size: 8 bit */
            INTC_SSCIR_8B_tag SSCIR2;      /* offset: 0x0022 size: 8 bit */
            INTC_SSCIR_8B_tag SSCIR3;      /* offset: 0x0023 size: 8 bit */
            INTC_SSCIR_8B_tag SSCIR4;      /* offset: 0x0024 size: 8 bit */
            INTC_SSCIR_8B_tag SSCIR5;      /* offset: 0x0025 size: 8 bit */
            INTC_SSCIR_8B_tag SSCIR6;      /* offset: 0x0026 size: 8 bit */
            INTC_SSCIR_8B_tag SSCIR7;      /* offset: 0x0027 size: 8 bit */
         };

         struct {
                    /* SSCIR0_3 - Software Set/Clear Interrupt Registers */
            INTC_SSCIR0_3_32B_tag SSCIR0_3;  /* offset: 0x0020 size: 32 bit */
                    /* SSCIR4_7 - Software Set/Clear Interrupt Registers */
            INTC_SSCIR4_7_32B_tag SSCIR4_7;  /* offset: 0x0024 size: 32 bit */
         };

      };
      int8_t INTC_reserved_0028_C[24];
      union {
                         /* PSR0_3 - 508_511 - Priority Select Registers */
         INTC_PSR_32B_tag PSR_32B[128];    /* offset: 0x0040  (0x0004 x 128) */

                                 /* PSR0-511 - Priority Select Registers */
         INTC_PSR_8B_tag PSR[512];         /* offset: 0x0040  (0x0001 x 512) */

         struct {
                         /* PSR0_3 - 508_511 - Priority Select Registers */
            INTC_PSR_32B_tag PSR0_3;       /* offset: 0x0040 size: 32 bit */
            INTC_PSR_32B_tag PSR4_7;       /* offset: 0x0044 size: 32 bit */
            INTC_PSR_32B_tag PSR8_11;      /* offset: 0x0048 size: 32 bit */
            INTC_PSR_32B_tag PSR12_15;     /* offset: 0x004C size: 32 bit */
            INTC_PSR_32B_tag PSR16_19;     /* offset: 0x0050 size: 32 bit */
            INTC_PSR_32B_tag PSR20_23;     /* offset: 0x0054 size: 32 bit */
            INTC_PSR_32B_tag PSR24_27;     /* offset: 0x0058 size: 32 bit */
            INTC_PSR_32B_tag PSR28_31;     /* offset: 0x005C size: 32 bit */
            INTC_PSR_32B_tag PSR32_35;     /* offset: 0x0060 size: 32 bit */
            INTC_PSR_32B_tag PSR36_39;     /* offset: 0x0064 size: 32 bit */
            INTC_PSR_32B_tag PSR40_43;     /* offset: 0x0068 size: 32 bit */
            INTC_PSR_32B_tag PSR44_47;     /* offset: 0x006C size: 32 bit */
            INTC_PSR_32B_tag PSR48_51;     /* offset: 0x0070 size: 32 bit */
            INTC_PSR_32B_tag PSR52_55;     /* offset: 0x0074 size: 32 bit */
            INTC_PSR_32B_tag PSR56_59;     /* offset: 0x0078 size: 32 bit */
            INTC_PSR_32B_tag PSR60_63;     /* offset: 0x007C size: 32 bit */
            INTC_PSR_32B_tag PSR64_67;     /* offset: 0x0080 size: 32 bit */
            INTC_PSR_32B_tag PSR68_71;     /* offset: 0x0084 size: 32 bit */
            INTC_PSR_32B_tag PSR72_75;     /* offset: 0x0088 size: 32 bit */
            INTC_PSR_32B_tag PSR76_79;     /* offset: 0x008C size: 32 bit */
            INTC_PSR_32B_tag PSR80_83;     /* offset: 0x0090 size: 32 bit */
            INTC_PSR_32B_tag PSR84_87;     /* offset: 0x0094 size: 32 bit */
            INTC_PSR_32B_tag PSR88_91;     /* offset: 0x0098 size: 32 bit */
            INTC_PSR_32B_tag PSR92_95;     /* offset: 0x009C size: 32 bit */
            INTC_PSR_32B_tag PSR96_99;     /* offset: 0x00A0 size: 32 bit */
            INTC_PSR_32B_tag PSR100_103;   /* offset: 0x00A4 size: 32 bit */
            INTC_PSR_32B_tag PSR104_107;   /* offset: 0x00A8 size: 32 bit */
            INTC_PSR_32B_tag PSR108_111;   /* offset: 0x00AC size: 32 bit */
            INTC_PSR_32B_tag PSR112_115;   /* offset: 0x00B0 size: 32 bit */
            INTC_PSR_32B_tag PSR116_119;   /* offset: 0x00B4 size: 32 bit */
            INTC_PSR_32B_tag PSR120_123;   /* offset: 0x00B8 size: 32 bit */
            INTC_PSR_32B_tag PSR124_127;   /* offset: 0x00BC size: 32 bit */
            INTC_PSR_32B_tag PSR128_131;   /* offset: 0x00C0 size: 32 bit */
            INTC_PSR_32B_tag PSR132_135;   /* offset: 0x00C4 size: 32 bit */
            INTC_PSR_32B_tag PSR136_139;   /* offset: 0x00C8 size: 32 bit */
            INTC_PSR_32B_tag PSR140_143;   /* offset: 0x00CC size: 32 bit */
            INTC_PSR_32B_tag PSR144_147;   /* offset: 0x00D0 size: 32 bit */
            INTC_PSR_32B_tag PSR148_151;   /* offset: 0x00D4 size: 32 bit */
            INTC_PSR_32B_tag PSR152_155;   /* offset: 0x00D8 size: 32 bit */
            INTC_PSR_32B_tag PSR156_159;   /* offset: 0x00DC size: 32 bit */
            INTC_PSR_32B_tag PSR160_163;   /* offset: 0x00E0 size: 32 bit */
            INTC_PSR_32B_tag PSR164_167;   /* offset: 0x00E4 size: 32 bit */
            INTC_PSR_32B_tag PSR168_171;   /* offset: 0x00E8 size: 32 bit */
            INTC_PSR_32B_tag PSR172_175;   /* offset: 0x00EC size: 32 bit */
            INTC_PSR_32B_tag PSR176_179;   /* offset: 0x00F0 size: 32 bit */
            INTC_PSR_32B_tag PSR180_183;   /* offset: 0x00F4 size: 32 bit */
            INTC_PSR_32B_tag PSR184_187;   /* offset: 0x00F8 size: 32 bit */
            INTC_PSR_32B_tag PSR188_191;   /* offset: 0x00FC size: 32 bit */
            INTC_PSR_32B_tag PSR192_195;   /* offset: 0x0100 size: 32 bit */
            INTC_PSR_32B_tag PSR196_199;   /* offset: 0x0104 size: 32 bit */
            INTC_PSR_32B_tag PSR200_203;   /* offset: 0x0108 size: 32 bit */
            INTC_PSR_32B_tag PSR204_207;   /* offset: 0x010C size: 32 bit */
            INTC_PSR_32B_tag PSR208_211;   /* offset: 0x0110 size: 32 bit */
            INTC_PSR_32B_tag PSR212_215;   /* offset: 0x0114 size: 32 bit */
            INTC_PSR_32B_tag PSR216_219;   /* offset: 0x0118 size: 32 bit */
            INTC_PSR_32B_tag PSR220_223;   /* offset: 0x011C size: 32 bit */
            INTC_PSR_32B_tag PSR224_227;   /* offset: 0x0120 size: 32 bit */
            INTC_PSR_32B_tag PSR228_231;   /* offset: 0x0124 size: 32 bit */
            INTC_PSR_32B_tag PSR232_235;   /* offset: 0x0128 size: 32 bit */
            INTC_PSR_32B_tag PSR236_239;   /* offset: 0x012C size: 32 bit */
            INTC_PSR_32B_tag PSR240_243;   /* offset: 0x0130 size: 32 bit */
            INTC_PSR_32B_tag PSR244_247;   /* offset: 0x0134 size: 32 bit */
            INTC_PSR_32B_tag PSR248_251;   /* offset: 0x0138 size: 32 bit */
            INTC_PSR_32B_tag PSR252_255;   /* offset: 0x013C size: 32 bit */
            INTC_PSR_32B_tag PSR256_259;   /* offset: 0x0140 size: 32 bit */
            INTC_PSR_32B_tag PSR260_263;   /* offset: 0x0144 size: 32 bit */
            INTC_PSR_32B_tag PSR264_267;   /* offset: 0x0148 size: 32 bit */
            INTC_PSR_32B_tag PSR268_271;   /* offset: 0x014C size: 32 bit */
            INTC_PSR_32B_tag PSR272_275;   /* offset: 0x0150 size: 32 bit */
            INTC_PSR_32B_tag PSR276_279;   /* offset: 0x0154 size: 32 bit */
            INTC_PSR_32B_tag PSR280_283;   /* offset: 0x0158 size: 32 bit */
            INTC_PSR_32B_tag PSR284_287;   /* offset: 0x015C size: 32 bit */
            INTC_PSR_32B_tag PSR288_291;   /* offset: 0x0160 size: 32 bit */
            INTC_PSR_32B_tag PSR292_295;   /* offset: 0x0164 size: 32 bit */
            INTC_PSR_32B_tag PSR296_299;   /* offset: 0x0168 size: 32 bit */
            INTC_PSR_32B_tag PSR300_303;   /* offset: 0x016C size: 32 bit */
            INTC_PSR_32B_tag PSR304_307;   /* offset: 0x0170 size: 32 bit */
            INTC_PSR_32B_tag PSR308_311;   /* offset: 0x0174 size: 32 bit */
            INTC_PSR_32B_tag PSR312_315;   /* offset: 0x0178 size: 32 bit */
            INTC_PSR_32B_tag PSR316_319;   /* offset: 0x017C size: 32 bit */
            INTC_PSR_32B_tag PSR320_323;   /* offset: 0x0180 size: 32 bit */
            INTC_PSR_32B_tag PSR324_327;   /* offset: 0x0184 size: 32 bit */
            INTC_PSR_32B_tag PSR328_331;   /* offset: 0x0188 size: 32 bit */
            INTC_PSR_32B_tag PSR332_335;   /* offset: 0x018C size: 32 bit */
            INTC_PSR_32B_tag PSR336_339;   /* offset: 0x0190 size: 32 bit */
            INTC_PSR_32B_tag PSR340_343;   /* offset: 0x0194 size: 32 bit */
            INTC_PSR_32B_tag PSR344_347;   /* offset: 0x0198 size: 32 bit */
            INTC_PSR_32B_tag PSR348_351;   /* offset: 0x019C size: 32 bit */
            INTC_PSR_32B_tag PSR352_355;   /* offset: 0x01A0 size: 32 bit */
            INTC_PSR_32B_tag PSR356_359;   /* offset: 0x01A4 size: 32 bit */
            INTC_PSR_32B_tag PSR360_363;   /* offset: 0x01A8 size: 32 bit */
            INTC_PSR_32B_tag PSR364_367;   /* offset: 0x01AC size: 32 bit */
            INTC_PSR_32B_tag PSR368_371;   /* offset: 0x01B0 size: 32 bit */
            INTC_PSR_32B_tag PSR372_375;   /* offset: 0x01B4 size: 32 bit */
            INTC_PSR_32B_tag PSR376_379;   /* offset: 0x01B8 size: 32 bit */
            INTC_PSR_32B_tag PSR380_383;   /* offset: 0x01BC size: 32 bit */
            INTC_PSR_32B_tag PSR384_387;   /* offset: 0x01C0 size: 32 bit */
            INTC_PSR_32B_tag PSR388_391;   /* offset: 0x01C4 size: 32 bit */
            INTC_PSR_32B_tag PSR392_395;   /* offset: 0x01C8 size: 32 bit */
            INTC_PSR_32B_tag PSR396_399;   /* offset: 0x01CC size: 32 bit */
            INTC_PSR_32B_tag PSR400_403;   /* offset: 0x01D0 size: 32 bit */
            INTC_PSR_32B_tag PSR404_407;   /* offset: 0x01D4 size: 32 bit */
            INTC_PSR_32B_tag PSR408_411;   /* offset: 0x01D8 size: 32 bit */
            INTC_PSR_32B_tag PSR412_415;   /* offset: 0x01DC size: 32 bit */
            INTC_PSR_32B_tag PSR416_419;   /* offset: 0x01E0 size: 32 bit */
            INTC_PSR_32B_tag PSR420_423;   /* offset: 0x01E4 size: 32 bit */
            INTC_PSR_32B_tag PSR424_427;   /* offset: 0x01E8 size: 32 bit */
            INTC_PSR_32B_tag PSR428_431;   /* offset: 0x01EC size: 32 bit */
            INTC_PSR_32B_tag PSR432_435;   /* offset: 0x01F0 size: 32 bit */
            INTC_PSR_32B_tag PSR436_439;   /* offset: 0x01F4 size: 32 bit */
            INTC_PSR_32B_tag PSR440_443;   /* offset: 0x01F8 size: 32 bit */
            INTC_PSR_32B_tag PSR444_447;   /* offset: 0x01FC size: 32 bit */
            INTC_PSR_32B_tag PSR448_451;   /* offset: 0x0200 size: 32 bit */
            INTC_PSR_32B_tag PSR452_455;   /* offset: 0x0204 size: 32 bit */
            INTC_PSR_32B_tag PSR456_459;   /* offset: 0x0208 size: 32 bit */
            INTC_PSR_32B_tag PSR460_463;   /* offset: 0x020C size: 32 bit */
            INTC_PSR_32B_tag PSR464_467;   /* offset: 0x0210 size: 32 bit */
            INTC_PSR_32B_tag PSR468_471;   /* offset: 0x0214 size: 32 bit */
            INTC_PSR_32B_tag PSR472_475;   /* offset: 0x0218 size: 32 bit */
            INTC_PSR_32B_tag PSR476_479;   /* offset: 0x021C size: 32 bit */
            INTC_PSR_32B_tag PSR480_483;   /* offset: 0x0220 size: 32 bit */
            INTC_PSR_32B_tag PSR484_487;   /* offset: 0x0224 size: 32 bit */
            INTC_PSR_32B_tag PSR488_491;   /* offset: 0x0228 size: 32 bit */
            INTC_PSR_32B_tag PSR492_495;   /* offset: 0x022C size: 32 bit */
            INTC_PSR_32B_tag PSR496_499;   /* offset: 0x0230 size: 32 bit */
            INTC_PSR_32B_tag PSR500_503;   /* offset: 0x0234 size: 32 bit */
            INTC_PSR_32B_tag PSR504_507;   /* offset: 0x0238 size: 32 bit */
            INTC_PSR_32B_tag PSR508_511;   /* offset: 0x023C size: 32 bit */
         };

         struct {
                                 /* PSR0-511 - Priority Select Registers */
            INTC_PSR_8B_tag PSR0;          /* offset: 0x0040 size: 8 bit */
            INTC_PSR_8B_tag PSR1;          /* offset: 0x0041 size: 8 bit */
            INTC_PSR_8B_tag PSR2;          /* offset: 0x0042 size: 8 bit */
            INTC_PSR_8B_tag PSR3;          /* offset: 0x0043 size: 8 bit */
            INTC_PSR_8B_tag PSR4;          /* offset: 0x0044 size: 8 bit */
            INTC_PSR_8B_tag PSR5;          /* offset: 0x0045 size: 8 bit */
            INTC_PSR_8B_tag PSR6;          /* offset: 0x0046 size: 8 bit */
            INTC_PSR_8B_tag PSR7;          /* offset: 0x0047 size: 8 bit */
            INTC_PSR_8B_tag PSR8;          /* offset: 0x0048 size: 8 bit */
            INTC_PSR_8B_tag PSR9;          /* offset: 0x0049 size: 8 bit */
            INTC_PSR_8B_tag PSR10;         /* offset: 0x004A size: 8 bit */
            INTC_PSR_8B_tag PSR11;         /* offset: 0x004B size: 8 bit */
            INTC_PSR_8B_tag PSR12;         /* offset: 0x004C size: 8 bit */
            INTC_PSR_8B_tag PSR13;         /* offset: 0x004D size: 8 bit */
            INTC_PSR_8B_tag PSR14;         /* offset: 0x004E size: 8 bit */
            INTC_PSR_8B_tag PSR15;         /* offset: 0x004F size: 8 bit */
            INTC_PSR_8B_tag PSR16;         /* offset: 0x0050 size: 8 bit */
            INTC_PSR_8B_tag PSR17;         /* offset: 0x0051 size: 8 bit */
            INTC_PSR_8B_tag PSR18;         /* offset: 0x0052 size: 8 bit */
            INTC_PSR_8B_tag PSR19;         /* offset: 0x0053 size: 8 bit */
            INTC_PSR_8B_tag PSR20;         /* offset: 0x0054 size: 8 bit */
            INTC_PSR_8B_tag PSR21;         /* offset: 0x0055 size: 8 bit */
            INTC_PSR_8B_tag PSR22;         /* offset: 0x0056 size: 8 bit */
            INTC_PSR_8B_tag PSR23;         /* offset: 0x0057 size: 8 bit */
            INTC_PSR_8B_tag PSR24;         /* offset: 0x0058 size: 8 bit */
            INTC_PSR_8B_tag PSR25;         /* offset: 0x0059 size: 8 bit */
            INTC_PSR_8B_tag PSR26;         /* offset: 0x005A size: 8 bit */
            INTC_PSR_8B_tag PSR27;         /* offset: 0x005B size: 8 bit */
            INTC_PSR_8B_tag PSR28;         /* offset: 0x005C size: 8 bit */
            INTC_PSR_8B_tag PSR29;         /* offset: 0x005D size: 8 bit */
            INTC_PSR_8B_tag PSR30;         /* offset: 0x005E size: 8 bit */
            INTC_PSR_8B_tag PSR31;         /* offset: 0x005F size: 8 bit */
            INTC_PSR_8B_tag PSR32;         /* offset: 0x0060 size: 8 bit */
            INTC_PSR_8B_tag PSR33;         /* offset: 0x0061 size: 8 bit */
            INTC_PSR_8B_tag PSR34;         /* offset: 0x0062 size: 8 bit */
            INTC_PSR_8B_tag PSR35;         /* offset: 0x0063 size: 8 bit */
            INTC_PSR_8B_tag PSR36;         /* offset: 0x0064 size: 8 bit */
            INTC_PSR_8B_tag PSR37;         /* offset: 0x0065 size: 8 bit */
            INTC_PSR_8B_tag PSR38;         /* offset: 0x0066 size: 8 bit */
            INTC_PSR_8B_tag PSR39;         /* offset: 0x0067 size: 8 bit */
            INTC_PSR_8B_tag PSR40;         /* offset: 0x0068 size: 8 bit */
            INTC_PSR_8B_tag PSR41;         /* offset: 0x0069 size: 8 bit */
            INTC_PSR_8B_tag PSR42;         /* offset: 0x006A size: 8 bit */
            INTC_PSR_8B_tag PSR43;         /* offset: 0x006B size: 8 bit */
            INTC_PSR_8B_tag PSR44;         /* offset: 0x006C size: 8 bit */
            INTC_PSR_8B_tag PSR45;         /* offset: 0x006D size: 8 bit */
            INTC_PSR_8B_tag PSR46;         /* offset: 0x006E size: 8 bit */
            INTC_PSR_8B_tag PSR47;         /* offset: 0x006F size: 8 bit */
            INTC_PSR_8B_tag PSR48;         /* offset: 0x0070 size: 8 bit */
            INTC_PSR_8B_tag PSR49;         /* offset: 0x0071 size: 8 bit */
            INTC_PSR_8B_tag PSR50;         /* offset: 0x0072 size: 8 bit */
            INTC_PSR_8B_tag PSR51;         /* offset: 0x0073 size: 8 bit */
            INTC_PSR_8B_tag PSR52;         /* offset: 0x0074 size: 8 bit */
            INTC_PSR_8B_tag PSR53;         /* offset: 0x0075 size: 8 bit */
            INTC_PSR_8B_tag PSR54;         /* offset: 0x0076 size: 8 bit */
            INTC_PSR_8B_tag PSR55;         /* offset: 0x0077 size: 8 bit */
            INTC_PSR_8B_tag PSR56;         /* offset: 0x0078 size: 8 bit */
            INTC_PSR_8B_tag PSR57;         /* offset: 0x0079 size: 8 bit */
            INTC_PSR_8B_tag PSR58;         /* offset: 0x007A size: 8 bit */
            INTC_PSR_8B_tag PSR59;         /* offset: 0x007B size: 8 bit */
            INTC_PSR_8B_tag PSR60;         /* offset: 0x007C size: 8 bit */
            INTC_PSR_8B_tag PSR61;         /* offset: 0x007D size: 8 bit */
            INTC_PSR_8B_tag PSR62;         /* offset: 0x007E size: 8 bit */
            INTC_PSR_8B_tag PSR63;         /* offset: 0x007F size: 8 bit */
            INTC_PSR_8B_tag PSR64;         /* offset: 0x0080 size: 8 bit */
            INTC_PSR_8B_tag PSR65;         /* offset: 0x0081 size: 8 bit */
            INTC_PSR_8B_tag PSR66;         /* offset: 0x0082 size: 8 bit */
            INTC_PSR_8B_tag PSR67;         /* offset: 0x0083 size: 8 bit */
            INTC_PSR_8B_tag PSR68;         /* offset: 0x0084 size: 8 bit */
            INTC_PSR_8B_tag PSR69;         /* offset: 0x0085 size: 8 bit */
            INTC_PSR_8B_tag PSR70;         /* offset: 0x0086 size: 8 bit */
            INTC_PSR_8B_tag PSR71;         /* offset: 0x0087 size: 8 bit */
            INTC_PSR_8B_tag PSR72;         /* offset: 0x0088 size: 8 bit */
            INTC_PSR_8B_tag PSR73;         /* offset: 0x0089 size: 8 bit */
            INTC_PSR_8B_tag PSR74;         /* offset: 0x008A size: 8 bit */
            INTC_PSR_8B_tag PSR75;         /* offset: 0x008B size: 8 bit */
            INTC_PSR_8B_tag PSR76;         /* offset: 0x008C size: 8 bit */
            INTC_PSR_8B_tag PSR77;         /* offset: 0x008D size: 8 bit */
            INTC_PSR_8B_tag PSR78;         /* offset: 0x008E size: 8 bit */
            INTC_PSR_8B_tag PSR79;         /* offset: 0x008F size: 8 bit */
            INTC_PSR_8B_tag PSR80;         /* offset: 0x0090 size: 8 bit */
            INTC_PSR_8B_tag PSR81;         /* offset: 0x0091 size: 8 bit */
            INTC_PSR_8B_tag PSR82;         /* offset: 0x0092 size: 8 bit */
            INTC_PSR_8B_tag PSR83;         /* offset: 0x0093 size: 8 bit */
            INTC_PSR_8B_tag PSR84;         /* offset: 0x0094 size: 8 bit */
            INTC_PSR_8B_tag PSR85;         /* offset: 0x0095 size: 8 bit */
            INTC_PSR_8B_tag PSR86;         /* offset: 0x0096 size: 8 bit */
            INTC_PSR_8B_tag PSR87;         /* offset: 0x0097 size: 8 bit */
            INTC_PSR_8B_tag PSR88;         /* offset: 0x0098 size: 8 bit */
            INTC_PSR_8B_tag PSR89;         /* offset: 0x0099 size: 8 bit */
            INTC_PSR_8B_tag PSR90;         /* offset: 0x009A size: 8 bit */
            INTC_PSR_8B_tag PSR91;         /* offset: 0x009B size: 8 bit */
            INTC_PSR_8B_tag PSR92;         /* offset: 0x009C size: 8 bit */
            INTC_PSR_8B_tag PSR93;         /* offset: 0x009D size: 8 bit */
            INTC_PSR_8B_tag PSR94;         /* offset: 0x009E size: 8 bit */
            INTC_PSR_8B_tag PSR95;         /* offset: 0x009F size: 8 bit */
            INTC_PSR_8B_tag PSR96;         /* offset: 0x00A0 size: 8 bit */
            INTC_PSR_8B_tag PSR97;         /* offset: 0x00A1 size: 8 bit */
            INTC_PSR_8B_tag PSR98;         /* offset: 0x00A2 size: 8 bit */
            INTC_PSR_8B_tag PSR99;         /* offset: 0x00A3 size: 8 bit */
            INTC_PSR_8B_tag PSR100;        /* offset: 0x00A4 size: 8 bit */
            INTC_PSR_8B_tag PSR101;        /* offset: 0x00A5 size: 8 bit */
            INTC_PSR_8B_tag PSR102;        /* offset: 0x00A6 size: 8 bit */
            INTC_PSR_8B_tag PSR103;        /* offset: 0x00A7 size: 8 bit */
            INTC_PSR_8B_tag PSR104;        /* offset: 0x00A8 size: 8 bit */
            INTC_PSR_8B_tag PSR105;        /* offset: 0x00A9 size: 8 bit */
            INTC_PSR_8B_tag PSR106;        /* offset: 0x00AA size: 8 bit */
            INTC_PSR_8B_tag PSR107;        /* offset: 0x00AB size: 8 bit */
            INTC_PSR_8B_tag PSR108;        /* offset: 0x00AC size: 8 bit */
            INTC_PSR_8B_tag PSR109;        /* offset: 0x00AD size: 8 bit */
            INTC_PSR_8B_tag PSR110;        /* offset: 0x00AE size: 8 bit */
            INTC_PSR_8B_tag PSR111;        /* offset: 0x00AF size: 8 bit */
            INTC_PSR_8B_tag PSR112;        /* offset: 0x00B0 size: 8 bit */
            INTC_PSR_8B_tag PSR113;        /* offset: 0x00B1 size: 8 bit */
            INTC_PSR_8B_tag PSR114;        /* offset: 0x00B2 size: 8 bit */
            INTC_PSR_8B_tag PSR115;        /* offset: 0x00B3 size: 8 bit */
            INTC_PSR_8B_tag PSR116;        /* offset: 0x00B4 size: 8 bit */
            INTC_PSR_8B_tag PSR117;        /* offset: 0x00B5 size: 8 bit */
            INTC_PSR_8B_tag PSR118;        /* offset: 0x00B6 size: 8 bit */
            INTC_PSR_8B_tag PSR119;        /* offset: 0x00B7 size: 8 bit */
            INTC_PSR_8B_tag PSR120;        /* offset: 0x00B8 size: 8 bit */
            INTC_PSR_8B_tag PSR121;        /* offset: 0x00B9 size: 8 bit */
            INTC_PSR_8B_tag PSR122;        /* offset: 0x00BA size: 8 bit */
            INTC_PSR_8B_tag PSR123;        /* offset: 0x00BB size: 8 bit */
            INTC_PSR_8B_tag PSR124;        /* offset: 0x00BC size: 8 bit */
            INTC_PSR_8B_tag PSR125;        /* offset: 0x00BD size: 8 bit */
            INTC_PSR_8B_tag PSR126;        /* offset: 0x00BE size: 8 bit */
            INTC_PSR_8B_tag PSR127;        /* offset: 0x00BF size: 8 bit */
            INTC_PSR_8B_tag PSR128;        /* offset: 0x00C0 size: 8 bit */
            INTC_PSR_8B_tag PSR129;        /* offset: 0x00C1 size: 8 bit */
            INTC_PSR_8B_tag PSR130;        /* offset: 0x00C2 size: 8 bit */
            INTC_PSR_8B_tag PSR131;        /* offset: 0x00C3 size: 8 bit */
            INTC_PSR_8B_tag PSR132;        /* offset: 0x00C4 size: 8 bit */
            INTC_PSR_8B_tag PSR133;        /* offset: 0x00C5 size: 8 bit */
            INTC_PSR_8B_tag PSR134;        /* offset: 0x00C6 size: 8 bit */
            INTC_PSR_8B_tag PSR135;        /* offset: 0x00C7 size: 8 bit */
            INTC_PSR_8B_tag PSR136;        /* offset: 0x00C8 size: 8 bit */
            INTC_PSR_8B_tag PSR137;        /* offset: 0x00C9 size: 8 bit */
            INTC_PSR_8B_tag PSR138;        /* offset: 0x00CA size: 8 bit */
            INTC_PSR_8B_tag PSR139;        /* offset: 0x00CB size: 8 bit */
            INTC_PSR_8B_tag PSR140;        /* offset: 0x00CC size: 8 bit */
            INTC_PSR_8B_tag PSR141;        /* offset: 0x00CD size: 8 bit */
            INTC_PSR_8B_tag PSR142;        /* offset: 0x00CE size: 8 bit */
            INTC_PSR_8B_tag PSR143;        /* offset: 0x00CF size: 8 bit */
            INTC_PSR_8B_tag PSR144;        /* offset: 0x00D0 size: 8 bit */
            INTC_PSR_8B_tag PSR145;        /* offset: 0x00D1 size: 8 bit */
            INTC_PSR_8B_tag PSR146;        /* offset: 0x00D2 size: 8 bit */
            INTC_PSR_8B_tag PSR147;        /* offset: 0x00D3 size: 8 bit */
            INTC_PSR_8B_tag PSR148;        /* offset: 0x00D4 size: 8 bit */
            INTC_PSR_8B_tag PSR149;        /* offset: 0x00D5 size: 8 bit */
            INTC_PSR_8B_tag PSR150;        /* offset: 0x00D6 size: 8 bit */
            INTC_PSR_8B_tag PSR151;        /* offset: 0x00D7 size: 8 bit */
            INTC_PSR_8B_tag PSR152;        /* offset: 0x00D8 size: 8 bit */
            INTC_PSR_8B_tag PSR153;        /* offset: 0x00D9 size: 8 bit */
            INTC_PSR_8B_tag PSR154;        /* offset: 0x00DA size: 8 bit */
            INTC_PSR_8B_tag PSR155;        /* offset: 0x00DB size: 8 bit */
            INTC_PSR_8B_tag PSR156;        /* offset: 0x00DC size: 8 bit */
            INTC_PSR_8B_tag PSR157;        /* offset: 0x00DD size: 8 bit */
            INTC_PSR_8B_tag PSR158;        /* offset: 0x00DE size: 8 bit */
            INTC_PSR_8B_tag PSR159;        /* offset: 0x00DF size: 8 bit */
            INTC_PSR_8B_tag PSR160;        /* offset: 0x00E0 size: 8 bit */
            INTC_PSR_8B_tag PSR161;        /* offset: 0x00E1 size: 8 bit */
            INTC_PSR_8B_tag PSR162;        /* offset: 0x00E2 size: 8 bit */
            INTC_PSR_8B_tag PSR163;        /* offset: 0x00E3 size: 8 bit */
            INTC_PSR_8B_tag PSR164;        /* offset: 0x00E4 size: 8 bit */
            INTC_PSR_8B_tag PSR165;        /* offset: 0x00E5 size: 8 bit */
            INTC_PSR_8B_tag PSR166;        /* offset: 0x00E6 size: 8 bit */
            INTC_PSR_8B_tag PSR167;        /* offset: 0x00E7 size: 8 bit */
            INTC_PSR_8B_tag PSR168;        /* offset: 0x00E8 size: 8 bit */
            INTC_PSR_8B_tag PSR169;        /* offset: 0x00E9 size: 8 bit */
            INTC_PSR_8B_tag PSR170;        /* offset: 0x00EA size: 8 bit */
            INTC_PSR_8B_tag PSR171;        /* offset: 0x00EB size: 8 bit */
            INTC_PSR_8B_tag PSR172;        /* offset: 0x00EC size: 8 bit */
            INTC_PSR_8B_tag PSR173;        /* offset: 0x00ED size: 8 bit */
            INTC_PSR_8B_tag PSR174;        /* offset: 0x00EE size: 8 bit */
            INTC_PSR_8B_tag PSR175;        /* offset: 0x00EF size: 8 bit */
            INTC_PSR_8B_tag PSR176;        /* offset: 0x00F0 size: 8 bit */
            INTC_PSR_8B_tag PSR177;        /* offset: 0x00F1 size: 8 bit */
            INTC_PSR_8B_tag PSR178;        /* offset: 0x00F2 size: 8 bit */
            INTC_PSR_8B_tag PSR179;        /* offset: 0x00F3 size: 8 bit */
            INTC_PSR_8B_tag PSR180;        /* offset: 0x00F4 size: 8 bit */
            INTC_PSR_8B_tag PSR181;        /* offset: 0x00F5 size: 8 bit */
            INTC_PSR_8B_tag PSR182;        /* offset: 0x00F6 size: 8 bit */
            INTC_PSR_8B_tag PSR183;        /* offset: 0x00F7 size: 8 bit */
            INTC_PSR_8B_tag PSR184;        /* offset: 0x00F8 size: 8 bit */
            INTC_PSR_8B_tag PSR185;        /* offset: 0x00F9 size: 8 bit */
            INTC_PSR_8B_tag PSR186;        /* offset: 0x00FA size: 8 bit */
            INTC_PSR_8B_tag PSR187;        /* offset: 0x00FB size: 8 bit */
            INTC_PSR_8B_tag PSR188;        /* offset: 0x00FC size: 8 bit */
            INTC_PSR_8B_tag PSR189;        /* offset: 0x00FD size: 8 bit */
            INTC_PSR_8B_tag PSR190;        /* offset: 0x00FE size: 8 bit */
            INTC_PSR_8B_tag PSR191;        /* offset: 0x00FF size: 8 bit */
            INTC_PSR_8B_tag PSR192;        /* offset: 0x0100 size: 8 bit */
            INTC_PSR_8B_tag PSR193;        /* offset: 0x0101 size: 8 bit */
            INTC_PSR_8B_tag PSR194;        /* offset: 0x0102 size: 8 bit */
            INTC_PSR_8B_tag PSR195;        /* offset: 0x0103 size: 8 bit */
            INTC_PSR_8B_tag PSR196;        /* offset: 0x0104 size: 8 bit */
            INTC_PSR_8B_tag PSR197;        /* offset: 0x0105 size: 8 bit */
            INTC_PSR_8B_tag PSR198;        /* offset: 0x0106 size: 8 bit */
            INTC_PSR_8B_tag PSR199;        /* offset: 0x0107 size: 8 bit */
            INTC_PSR_8B_tag PSR200;        /* offset: 0x0108 size: 8 bit */
            INTC_PSR_8B_tag PSR201;        /* offset: 0x0109 size: 8 bit */
            INTC_PSR_8B_tag PSR202;        /* offset: 0x010A size: 8 bit */
            INTC_PSR_8B_tag PSR203;        /* offset: 0x010B size: 8 bit */
            INTC_PSR_8B_tag PSR204;        /* offset: 0x010C size: 8 bit */
            INTC_PSR_8B_tag PSR205;        /* offset: 0x010D size: 8 bit */
            INTC_PSR_8B_tag PSR206;        /* offset: 0x010E size: 8 bit */
            INTC_PSR_8B_tag PSR207;        /* offset: 0x010F size: 8 bit */
            INTC_PSR_8B_tag PSR208;        /* offset: 0x0110 size: 8 bit */
            INTC_PSR_8B_tag PSR209;        /* offset: 0x0111 size: 8 bit */
            INTC_PSR_8B_tag PSR210;        /* offset: 0x0112 size: 8 bit */
            INTC_PSR_8B_tag PSR211;        /* offset: 0x0113 size: 8 bit */
            INTC_PSR_8B_tag PSR212;        /* offset: 0x0114 size: 8 bit */
            INTC_PSR_8B_tag PSR213;        /* offset: 0x0115 size: 8 bit */
            INTC_PSR_8B_tag PSR214;        /* offset: 0x0116 size: 8 bit */
            INTC_PSR_8B_tag PSR215;        /* offset: 0x0117 size: 8 bit */
            INTC_PSR_8B_tag PSR216;        /* offset: 0x0118 size: 8 bit */
            INTC_PSR_8B_tag PSR217;        /* offset: 0x0119 size: 8 bit */
            INTC_PSR_8B_tag PSR218;        /* offset: 0x011A size: 8 bit */
            INTC_PSR_8B_tag PSR219;        /* offset: 0x011B size: 8 bit */
            INTC_PSR_8B_tag PSR220;        /* offset: 0x011C size: 8 bit */
            INTC_PSR_8B_tag PSR221;        /* offset: 0x011D size: 8 bit */
            INTC_PSR_8B_tag PSR222;        /* offset: 0x011E size: 8 bit */
            INTC_PSR_8B_tag PSR223;        /* offset: 0x011F size: 8 bit */
            INTC_PSR_8B_tag PSR224;        /* offset: 0x0120 size: 8 bit */
            INTC_PSR_8B_tag PSR225;        /* offset: 0x0121 size: 8 bit */
            INTC_PSR_8B_tag PSR226;        /* offset: 0x0122 size: 8 bit */
            INTC_PSR_8B_tag PSR227;        /* offset: 0x0123 size: 8 bit */
            INTC_PSR_8B_tag PSR228;        /* offset: 0x0124 size: 8 bit */
            INTC_PSR_8B_tag PSR229;        /* offset: 0x0125 size: 8 bit */
            INTC_PSR_8B_tag PSR230;        /* offset: 0x0126 size: 8 bit */
            INTC_PSR_8B_tag PSR231;        /* offset: 0x0127 size: 8 bit */
            INTC_PSR_8B_tag PSR232;        /* offset: 0x0128 size: 8 bit */
            INTC_PSR_8B_tag PSR233;        /* offset: 0x0129 size: 8 bit */
            INTC_PSR_8B_tag PSR234;        /* offset: 0x012A size: 8 bit */
            INTC_PSR_8B_tag PSR235;        /* offset: 0x012B size: 8 bit */
            INTC_PSR_8B_tag PSR236;        /* offset: 0x012C size: 8 bit */
            INTC_PSR_8B_tag PSR237;        /* offset: 0x012D size: 8 bit */
            INTC_PSR_8B_tag PSR238;        /* offset: 0x012E size: 8 bit */
            INTC_PSR_8B_tag PSR239;        /* offset: 0x012F size: 8 bit */
            INTC_PSR_8B_tag PSR240;        /* offset: 0x0130 size: 8 bit */
            INTC_PSR_8B_tag PSR241;        /* offset: 0x0131 size: 8 bit */
            INTC_PSR_8B_tag PSR242;        /* offset: 0x0132 size: 8 bit */
            INTC_PSR_8B_tag PSR243;        /* offset: 0x0133 size: 8 bit */
            INTC_PSR_8B_tag PSR244;        /* offset: 0x0134 size: 8 bit */
            INTC_PSR_8B_tag PSR245;        /* offset: 0x0135 size: 8 bit */
            INTC_PSR_8B_tag PSR246;        /* offset: 0x0136 size: 8 bit */
            INTC_PSR_8B_tag PSR247;        /* offset: 0x0137 size: 8 bit */
            INTC_PSR_8B_tag PSR248;        /* offset: 0x0138 size: 8 bit */
            INTC_PSR_8B_tag PSR249;        /* offset: 0x0139 size: 8 bit */
            INTC_PSR_8B_tag PSR250;        /* offset: 0x013A size: 8 bit */
            INTC_PSR_8B_tag PSR251;        /* offset: 0x013B size: 8 bit */
            INTC_PSR_8B_tag PSR252;        /* offset: 0x013C size: 8 bit */
            INTC_PSR_8B_tag PSR253;        /* offset: 0x013D size: 8 bit */
            INTC_PSR_8B_tag PSR254;        /* offset: 0x013E size: 8 bit */
            INTC_PSR_8B_tag PSR255;        /* offset: 0x013F size: 8 bit */
            INTC_PSR_8B_tag PSR256;        /* offset: 0x0140 size: 8 bit */
            INTC_PSR_8B_tag PSR257;        /* offset: 0x0141 size: 8 bit */
            INTC_PSR_8B_tag PSR258;        /* offset: 0x0142 size: 8 bit */
            INTC_PSR_8B_tag PSR259;        /* offset: 0x0143 size: 8 bit */
            INTC_PSR_8B_tag PSR260;        /* offset: 0x0144 size: 8 bit */
            INTC_PSR_8B_tag PSR261;        /* offset: 0x0145 size: 8 bit */
            INTC_PSR_8B_tag PSR262;        /* offset: 0x0146 size: 8 bit */
            INTC_PSR_8B_tag PSR263;        /* offset: 0x0147 size: 8 bit */
            INTC_PSR_8B_tag PSR264;        /* offset: 0x0148 size: 8 bit */
            INTC_PSR_8B_tag PSR265;        /* offset: 0x0149 size: 8 bit */
            INTC_PSR_8B_tag PSR266;        /* offset: 0x014A size: 8 bit */
            INTC_PSR_8B_tag PSR267;        /* offset: 0x014B size: 8 bit */
            INTC_PSR_8B_tag PSR268;        /* offset: 0x014C size: 8 bit */
            INTC_PSR_8B_tag PSR269;        /* offset: 0x014D size: 8 bit */
            INTC_PSR_8B_tag PSR270;        /* offset: 0x014E size: 8 bit */
            INTC_PSR_8B_tag PSR271;        /* offset: 0x014F size: 8 bit */
            INTC_PSR_8B_tag PSR272;        /* offset: 0x0150 size: 8 bit */
            INTC_PSR_8B_tag PSR273;        /* offset: 0x0151 size: 8 bit */
            INTC_PSR_8B_tag PSR274;        /* offset: 0x0152 size: 8 bit */
            INTC_PSR_8B_tag PSR275;        /* offset: 0x0153 size: 8 bit */
            INTC_PSR_8B_tag PSR276;        /* offset: 0x0154 size: 8 bit */
            INTC_PSR_8B_tag PSR277;        /* offset: 0x0155 size: 8 bit */
            INTC_PSR_8B_tag PSR278;        /* offset: 0x0156 size: 8 bit */
            INTC_PSR_8B_tag PSR279;        /* offset: 0x0157 size: 8 bit */
            INTC_PSR_8B_tag PSR280;        /* offset: 0x0158 size: 8 bit */
            INTC_PSR_8B_tag PSR281;        /* offset: 0x0159 size: 8 bit */
            INTC_PSR_8B_tag PSR282;        /* offset: 0x015A size: 8 bit */
            INTC_PSR_8B_tag PSR283;        /* offset: 0x015B size: 8 bit */
            INTC_PSR_8B_tag PSR284;        /* offset: 0x015C size: 8 bit */
            INTC_PSR_8B_tag PSR285;        /* offset: 0x015D size: 8 bit */
            INTC_PSR_8B_tag PSR286;        /* offset: 0x015E size: 8 bit */
            INTC_PSR_8B_tag PSR287;        /* offset: 0x015F size: 8 bit */
            INTC_PSR_8B_tag PSR288;        /* offset: 0x0160 size: 8 bit */
            INTC_PSR_8B_tag PSR289;        /* offset: 0x0161 size: 8 bit */
            INTC_PSR_8B_tag PSR290;        /* offset: 0x0162 size: 8 bit */
            INTC_PSR_8B_tag PSR291;        /* offset: 0x0163 size: 8 bit */
            INTC_PSR_8B_tag PSR292;        /* offset: 0x0164 size: 8 bit */
            INTC_PSR_8B_tag PSR293;        /* offset: 0x0165 size: 8 bit */
            INTC_PSR_8B_tag PSR294;        /* offset: 0x0166 size: 8 bit */
            INTC_PSR_8B_tag PSR295;        /* offset: 0x0167 size: 8 bit */
            INTC_PSR_8B_tag PSR296;        /* offset: 0x0168 size: 8 bit */
            INTC_PSR_8B_tag PSR297;        /* offset: 0x0169 size: 8 bit */
            INTC_PSR_8B_tag PSR298;        /* offset: 0x016A size: 8 bit */
            INTC_PSR_8B_tag PSR299;        /* offset: 0x016B size: 8 bit */
            INTC_PSR_8B_tag PSR300;        /* offset: 0x016C size: 8 bit */
            INTC_PSR_8B_tag PSR301;        /* offset: 0x016D size: 8 bit */
            INTC_PSR_8B_tag PSR302;        /* offset: 0x016E size: 8 bit */
            INTC_PSR_8B_tag PSR303;        /* offset: 0x016F size: 8 bit */
            INTC_PSR_8B_tag PSR304;        /* offset: 0x0170 size: 8 bit */
            INTC_PSR_8B_tag PSR305;        /* offset: 0x0171 size: 8 bit */
            INTC_PSR_8B_tag PSR306;        /* offset: 0x0172 size: 8 bit */
            INTC_PSR_8B_tag PSR307;        /* offset: 0x0173 size: 8 bit */
            INTC_PSR_8B_tag PSR308;        /* offset: 0x0174 size: 8 bit */
            INTC_PSR_8B_tag PSR309;        /* offset: 0x0175 size: 8 bit */
            INTC_PSR_8B_tag PSR310;        /* offset: 0x0176 size: 8 bit */
            INTC_PSR_8B_tag PSR311;        /* offset: 0x0177 size: 8 bit */
            INTC_PSR_8B_tag PSR312;        /* offset: 0x0178 size: 8 bit */
            INTC_PSR_8B_tag PSR313;        /* offset: 0x0179 size: 8 bit */
            INTC_PSR_8B_tag PSR314;        /* offset: 0x017A size: 8 bit */
            INTC_PSR_8B_tag PSR315;        /* offset: 0x017B size: 8 bit */
            INTC_PSR_8B_tag PSR316;        /* offset: 0x017C size: 8 bit */
            INTC_PSR_8B_tag PSR317;        /* offset: 0x017D size: 8 bit */
            INTC_PSR_8B_tag PSR318;        /* offset: 0x017E size: 8 bit */
            INTC_PSR_8B_tag PSR319;        /* offset: 0x017F size: 8 bit */
            INTC_PSR_8B_tag PSR320;        /* offset: 0x0180 size: 8 bit */
            INTC_PSR_8B_tag PSR321;        /* offset: 0x0181 size: 8 bit */
            INTC_PSR_8B_tag PSR322;        /* offset: 0x0182 size: 8 bit */
            INTC_PSR_8B_tag PSR323;        /* offset: 0x0183 size: 8 bit */
            INTC_PSR_8B_tag PSR324;        /* offset: 0x0184 size: 8 bit */
            INTC_PSR_8B_tag PSR325;        /* offset: 0x0185 size: 8 bit */
            INTC_PSR_8B_tag PSR326;        /* offset: 0x0186 size: 8 bit */
            INTC_PSR_8B_tag PSR327;        /* offset: 0x0187 size: 8 bit */
            INTC_PSR_8B_tag PSR328;        /* offset: 0x0188 size: 8 bit */
            INTC_PSR_8B_tag PSR329;        /* offset: 0x0189 size: 8 bit */
            INTC_PSR_8B_tag PSR330;        /* offset: 0x018A size: 8 bit */
            INTC_PSR_8B_tag PSR331;        /* offset: 0x018B size: 8 bit */
            INTC_PSR_8B_tag PSR332;        /* offset: 0x018C size: 8 bit */
            INTC_PSR_8B_tag PSR333;        /* offset: 0x018D size: 8 bit */
            INTC_PSR_8B_tag PSR334;        /* offset: 0x018E size: 8 bit */
            INTC_PSR_8B_tag PSR335;        /* offset: 0x018F size: 8 bit */
            INTC_PSR_8B_tag PSR336;        /* offset: 0x0190 size: 8 bit */
            INTC_PSR_8B_tag PSR337;        /* offset: 0x0191 size: 8 bit */
            INTC_PSR_8B_tag PSR338;        /* offset: 0x0192 size: 8 bit */
            INTC_PSR_8B_tag PSR339;        /* offset: 0x0193 size: 8 bit */
            INTC_PSR_8B_tag PSR340;        /* offset: 0x0194 size: 8 bit */
            INTC_PSR_8B_tag PSR341;        /* offset: 0x0195 size: 8 bit */
            INTC_PSR_8B_tag PSR342;        /* offset: 0x0196 size: 8 bit */
            INTC_PSR_8B_tag PSR343;        /* offset: 0x0197 size: 8 bit */
            INTC_PSR_8B_tag PSR344;        /* offset: 0x0198 size: 8 bit */
            INTC_PSR_8B_tag PSR345;        /* offset: 0x0199 size: 8 bit */
            INTC_PSR_8B_tag PSR346;        /* offset: 0x019A size: 8 bit */
            INTC_PSR_8B_tag PSR347;        /* offset: 0x019B size: 8 bit */
            INTC_PSR_8B_tag PSR348;        /* offset: 0x019C size: 8 bit */
            INTC_PSR_8B_tag PSR349;        /* offset: 0x019D size: 8 bit */
            INTC_PSR_8B_tag PSR350;        /* offset: 0x019E size: 8 bit */
            INTC_PSR_8B_tag PSR351;        /* offset: 0x019F size: 8 bit */
            INTC_PSR_8B_tag PSR352;        /* offset: 0x01A0 size: 8 bit */
            INTC_PSR_8B_tag PSR353;        /* offset: 0x01A1 size: 8 bit */
            INTC_PSR_8B_tag PSR354;        /* offset: 0x01A2 size: 8 bit */
            INTC_PSR_8B_tag PSR355;        /* offset: 0x01A3 size: 8 bit */
            INTC_PSR_8B_tag PSR356;        /* offset: 0x01A4 size: 8 bit */
            INTC_PSR_8B_tag PSR357;        /* offset: 0x01A5 size: 8 bit */
            INTC_PSR_8B_tag PSR358;        /* offset: 0x01A6 size: 8 bit */
            INTC_PSR_8B_tag PSR359;        /* offset: 0x01A7 size: 8 bit */
            INTC_PSR_8B_tag PSR360;        /* offset: 0x01A8 size: 8 bit */
            INTC_PSR_8B_tag PSR361;        /* offset: 0x01A9 size: 8 bit */
            INTC_PSR_8B_tag PSR362;        /* offset: 0x01AA size: 8 bit */
            INTC_PSR_8B_tag PSR363;        /* offset: 0x01AB size: 8 bit */
            INTC_PSR_8B_tag PSR364;        /* offset: 0x01AC size: 8 bit */
            INTC_PSR_8B_tag PSR365;        /* offset: 0x01AD size: 8 bit */
            INTC_PSR_8B_tag PSR366;        /* offset: 0x01AE size: 8 bit */
            INTC_PSR_8B_tag PSR367;        /* offset: 0x01AF size: 8 bit */
            INTC_PSR_8B_tag PSR368;        /* offset: 0x01B0 size: 8 bit */
            INTC_PSR_8B_tag PSR369;        /* offset: 0x01B1 size: 8 bit */
            INTC_PSR_8B_tag PSR370;        /* offset: 0x01B2 size: 8 bit */
            INTC_PSR_8B_tag PSR371;        /* offset: 0x01B3 size: 8 bit */
            INTC_PSR_8B_tag PSR372;        /* offset: 0x01B4 size: 8 bit */
            INTC_PSR_8B_tag PSR373;        /* offset: 0x01B5 size: 8 bit */
            INTC_PSR_8B_tag PSR374;        /* offset: 0x01B6 size: 8 bit */
            INTC_PSR_8B_tag PSR375;        /* offset: 0x01B7 size: 8 bit */
            INTC_PSR_8B_tag PSR376;        /* offset: 0x01B8 size: 8 bit */
            INTC_PSR_8B_tag PSR377;        /* offset: 0x01B9 size: 8 bit */
            INTC_PSR_8B_tag PSR378;        /* offset: 0x01BA size: 8 bit */
            INTC_PSR_8B_tag PSR379;        /* offset: 0x01BB size: 8 bit */
            INTC_PSR_8B_tag PSR380;        /* offset: 0x01BC size: 8 bit */
            INTC_PSR_8B_tag PSR381;        /* offset: 0x01BD size: 8 bit */
            INTC_PSR_8B_tag PSR382;        /* offset: 0x01BE size: 8 bit */
            INTC_PSR_8B_tag PSR383;        /* offset: 0x01BF size: 8 bit */
            INTC_PSR_8B_tag PSR384;        /* offset: 0x01C0 size: 8 bit */
            INTC_PSR_8B_tag PSR385;        /* offset: 0x01C1 size: 8 bit */
            INTC_PSR_8B_tag PSR386;        /* offset: 0x01C2 size: 8 bit */
            INTC_PSR_8B_tag PSR387;        /* offset: 0x01C3 size: 8 bit */
            INTC_PSR_8B_tag PSR388;        /* offset: 0x01C4 size: 8 bit */
            INTC_PSR_8B_tag PSR389;        /* offset: 0x01C5 size: 8 bit */
            INTC_PSR_8B_tag PSR390;        /* offset: 0x01C6 size: 8 bit */
            INTC_PSR_8B_tag PSR391;        /* offset: 0x01C7 size: 8 bit */
            INTC_PSR_8B_tag PSR392;        /* offset: 0x01C8 size: 8 bit */
            INTC_PSR_8B_tag PSR393;        /* offset: 0x01C9 size: 8 bit */
            INTC_PSR_8B_tag PSR394;        /* offset: 0x01CA size: 8 bit */
            INTC_PSR_8B_tag PSR395;        /* offset: 0x01CB size: 8 bit */
            INTC_PSR_8B_tag PSR396;        /* offset: 0x01CC size: 8 bit */
            INTC_PSR_8B_tag PSR397;        /* offset: 0x01CD size: 8 bit */
            INTC_PSR_8B_tag PSR398;        /* offset: 0x01CE size: 8 bit */
            INTC_PSR_8B_tag PSR399;        /* offset: 0x01CF size: 8 bit */
            INTC_PSR_8B_tag PSR400;        /* offset: 0x01D0 size: 8 bit */
            INTC_PSR_8B_tag PSR401;        /* offset: 0x01D1 size: 8 bit */
            INTC_PSR_8B_tag PSR402;        /* offset: 0x01D2 size: 8 bit */
            INTC_PSR_8B_tag PSR403;        /* offset: 0x01D3 size: 8 bit */
            INTC_PSR_8B_tag PSR404;        /* offset: 0x01D4 size: 8 bit */
            INTC_PSR_8B_tag PSR405;        /* offset: 0x01D5 size: 8 bit */
            INTC_PSR_8B_tag PSR406;        /* offset: 0x01D6 size: 8 bit */
            INTC_PSR_8B_tag PSR407;        /* offset: 0x01D7 size: 8 bit */
            INTC_PSR_8B_tag PSR408;        /* offset: 0x01D8 size: 8 bit */
            INTC_PSR_8B_tag PSR409;        /* offset: 0x01D9 size: 8 bit */
            INTC_PSR_8B_tag PSR410;        /* offset: 0x01DA size: 8 bit */
            INTC_PSR_8B_tag PSR411;        /* offset: 0x01DB size: 8 bit */
            INTC_PSR_8B_tag PSR412;        /* offset: 0x01DC size: 8 bit */
            INTC_PSR_8B_tag PSR413;        /* offset: 0x01DD size: 8 bit */
            INTC_PSR_8B_tag PSR414;        /* offset: 0x01DE size: 8 bit */
            INTC_PSR_8B_tag PSR415;        /* offset: 0x01DF size: 8 bit */
            INTC_PSR_8B_tag PSR416;        /* offset: 0x01E0 size: 8 bit */
            INTC_PSR_8B_tag PSR417;        /* offset: 0x01E1 size: 8 bit */
            INTC_PSR_8B_tag PSR418;        /* offset: 0x01E2 size: 8 bit */
            INTC_PSR_8B_tag PSR419;        /* offset: 0x01E3 size: 8 bit */
            INTC_PSR_8B_tag PSR420;        /* offset: 0x01E4 size: 8 bit */
            INTC_PSR_8B_tag PSR421;        /* offset: 0x01E5 size: 8 bit */
            INTC_PSR_8B_tag PSR422;        /* offset: 0x01E6 size: 8 bit */
            INTC_PSR_8B_tag PSR423;        /* offset: 0x01E7 size: 8 bit */
            INTC_PSR_8B_tag PSR424;        /* offset: 0x01E8 size: 8 bit */
            INTC_PSR_8B_tag PSR425;        /* offset: 0x01E9 size: 8 bit */
            INTC_PSR_8B_tag PSR426;        /* offset: 0x01EA size: 8 bit */
            INTC_PSR_8B_tag PSR427;        /* offset: 0x01EB size: 8 bit */
            INTC_PSR_8B_tag PSR428;        /* offset: 0x01EC size: 8 bit */
            INTC_PSR_8B_tag PSR429;        /* offset: 0x01ED size: 8 bit */
            INTC_PSR_8B_tag PSR430;        /* offset: 0x01EE size: 8 bit */
            INTC_PSR_8B_tag PSR431;        /* offset: 0x01EF size: 8 bit */
            INTC_PSR_8B_tag PSR432;        /* offset: 0x01F0 size: 8 bit */
            INTC_PSR_8B_tag PSR433;        /* offset: 0x01F1 size: 8 bit */
            INTC_PSR_8B_tag PSR434;        /* offset: 0x01F2 size: 8 bit */
            INTC_PSR_8B_tag PSR435;        /* offset: 0x01F3 size: 8 bit */
            INTC_PSR_8B_tag PSR436;        /* offset: 0x01F4 size: 8 bit */
            INTC_PSR_8B_tag PSR437;        /* offset: 0x01F5 size: 8 bit */
            INTC_PSR_8B_tag PSR438;        /* offset: 0x01F6 size: 8 bit */
            INTC_PSR_8B_tag PSR439;        /* offset: 0x01F7 size: 8 bit */
            INTC_PSR_8B_tag PSR440;        /* offset: 0x01F8 size: 8 bit */
            INTC_PSR_8B_tag PSR441;        /* offset: 0x01F9 size: 8 bit */
            INTC_PSR_8B_tag PSR442;        /* offset: 0x01FA size: 8 bit */
            INTC_PSR_8B_tag PSR443;        /* offset: 0x01FB size: 8 bit */
            INTC_PSR_8B_tag PSR444;        /* offset: 0x01FC size: 8 bit */
            INTC_PSR_8B_tag PSR445;        /* offset: 0x01FD size: 8 bit */
            INTC_PSR_8B_tag PSR446;        /* offset: 0x01FE size: 8 bit */
            INTC_PSR_8B_tag PSR447;        /* offset: 0x01FF size: 8 bit */
            INTC_PSR_8B_tag PSR448;        /* offset: 0x0200 size: 8 bit */
            INTC_PSR_8B_tag PSR449;        /* offset: 0x0201 size: 8 bit */
            INTC_PSR_8B_tag PSR450;        /* offset: 0x0202 size: 8 bit */
            INTC_PSR_8B_tag PSR451;        /* offset: 0x0203 size: 8 bit */
            INTC_PSR_8B_tag PSR452;        /* offset: 0x0204 size: 8 bit */
            INTC_PSR_8B_tag PSR453;        /* offset: 0x0205 size: 8 bit */
            INTC_PSR_8B_tag PSR454;        /* offset: 0x0206 size: 8 bit */
            INTC_PSR_8B_tag PSR455;        /* offset: 0x0207 size: 8 bit */
            INTC_PSR_8B_tag PSR456;        /* offset: 0x0208 size: 8 bit */
            INTC_PSR_8B_tag PSR457;        /* offset: 0x0209 size: 8 bit */
            INTC_PSR_8B_tag PSR458;        /* offset: 0x020A size: 8 bit */
            INTC_PSR_8B_tag PSR459;        /* offset: 0x020B size: 8 bit */
            INTC_PSR_8B_tag PSR460;        /* offset: 0x020C size: 8 bit */
            INTC_PSR_8B_tag PSR461;        /* offset: 0x020D size: 8 bit */
            INTC_PSR_8B_tag PSR462;        /* offset: 0x020E size: 8 bit */
            INTC_PSR_8B_tag PSR463;        /* offset: 0x020F size: 8 bit */
            INTC_PSR_8B_tag PSR464;        /* offset: 0x0210 size: 8 bit */
            INTC_PSR_8B_tag PSR465;        /* offset: 0x0211 size: 8 bit */
            INTC_PSR_8B_tag PSR466;        /* offset: 0x0212 size: 8 bit */
            INTC_PSR_8B_tag PSR467;        /* offset: 0x0213 size: 8 bit */
            INTC_PSR_8B_tag PSR468;        /* offset: 0x0214 size: 8 bit */
            INTC_PSR_8B_tag PSR469;        /* offset: 0x0215 size: 8 bit */
            INTC_PSR_8B_tag PSR470;        /* offset: 0x0216 size: 8 bit */
            INTC_PSR_8B_tag PSR471;        /* offset: 0x0217 size: 8 bit */
            INTC_PSR_8B_tag PSR472;        /* offset: 0x0218 size: 8 bit */
            INTC_PSR_8B_tag PSR473;        /* offset: 0x0219 size: 8 bit */
            INTC_PSR_8B_tag PSR474;        /* offset: 0x021A size: 8 bit */
            INTC_PSR_8B_tag PSR475;        /* offset: 0x021B size: 8 bit */
            INTC_PSR_8B_tag PSR476;        /* offset: 0x021C size: 8 bit */
            INTC_PSR_8B_tag PSR477;        /* offset: 0x021D size: 8 bit */
            INTC_PSR_8B_tag PSR478;        /* offset: 0x021E size: 8 bit */
            INTC_PSR_8B_tag PSR479;        /* offset: 0x021F size: 8 bit */
            INTC_PSR_8B_tag PSR480;        /* offset: 0x0220 size: 8 bit */
            INTC_PSR_8B_tag PSR481;        /* offset: 0x0221 size: 8 bit */
            INTC_PSR_8B_tag PSR482;        /* offset: 0x0222 size: 8 bit */
            INTC_PSR_8B_tag PSR483;        /* offset: 0x0223 size: 8 bit */
            INTC_PSR_8B_tag PSR484;        /* offset: 0x0224 size: 8 bit */
            INTC_PSR_8B_tag PSR485;        /* offset: 0x0225 size: 8 bit */
            INTC_PSR_8B_tag PSR486;        /* offset: 0x0226 size: 8 bit */
            INTC_PSR_8B_tag PSR487;        /* offset: 0x0227 size: 8 bit */
            INTC_PSR_8B_tag PSR488;        /* offset: 0x0228 size: 8 bit */
            INTC_PSR_8B_tag PSR489;        /* offset: 0x0229 size: 8 bit */
            INTC_PSR_8B_tag PSR490;        /* offset: 0x022A size: 8 bit */
            INTC_PSR_8B_tag PSR491;        /* offset: 0x022B size: 8 bit */
            INTC_PSR_8B_tag PSR492;        /* offset: 0x022C size: 8 bit */
            INTC_PSR_8B_tag PSR493;        /* offset: 0x022D size: 8 bit */
            INTC_PSR_8B_tag PSR494;        /* offset: 0x022E size: 8 bit */
            INTC_PSR_8B_tag PSR495;        /* offset: 0x022F size: 8 bit */
            INTC_PSR_8B_tag PSR496;        /* offset: 0x0230 size: 8 bit */
            INTC_PSR_8B_tag PSR497;        /* offset: 0x0231 size: 8 bit */
            INTC_PSR_8B_tag PSR498;        /* offset: 0x0232 size: 8 bit */
            INTC_PSR_8B_tag PSR499;        /* offset: 0x0233 size: 8 bit */
            INTC_PSR_8B_tag PSR500;        /* offset: 0x0234 size: 8 bit */
            INTC_PSR_8B_tag PSR501;        /* offset: 0x0235 size: 8 bit */
            INTC_PSR_8B_tag PSR502;        /* offset: 0x0236 size: 8 bit */
            INTC_PSR_8B_tag PSR503;        /* offset: 0x0237 size: 8 bit */
            INTC_PSR_8B_tag PSR504;        /* offset: 0x0238 size: 8 bit */
            INTC_PSR_8B_tag PSR505;        /* offset: 0x0239 size: 8 bit */
            INTC_PSR_8B_tag PSR506;        /* offset: 0x023A size: 8 bit */
            INTC_PSR_8B_tag PSR507;        /* offset: 0x023B size: 8 bit */
            INTC_PSR_8B_tag PSR508;        /* offset: 0x023C size: 8 bit */
            INTC_PSR_8B_tag PSR509;        /* offset: 0x023D size: 8 bit */
            INTC_PSR_8B_tag PSR510;        /* offset: 0x023E size: 8 bit */
            INTC_PSR_8B_tag PSR511;        /* offset: 0x023F size: 8 bit */
         };

      };
   } INTC_tag;


#define INTC  (*(volatile INTC_tag *) 0xFFF48000UL)



/****************************************************************/
/*                                                              */
/* Module: DSPI  */
/*                                                              */
/****************************************************************/

   typedef union DSPI_MCR_tag {   /* MCR - Module Configuration Register */
      uint32_t R;
      struct {
         uint32_t  MSTR:1;            /* Master/Slave mode select */
         uint32_t  CONT_SCKE:1;       /* Continuous SCK Enable */
         uint32_t  DCONF:2;           /* DSPI Configuration */
         uint32_t  FRZ:1;             /* Freeze */
         uint32_t  MTFE:1;            /* Modified Timing Format Enable */
         uint32_t  PCSSE:1;           /* Peripheral Chip Select Strobe Enable */
         uint32_t  ROOE:1;            /* Receive FIFO Overflow Overwrite Enable */
         uint32_t  PCSIS7:1;          /* Peripheral Chip Select 7 Inactive State */
         uint32_t  PCSIS6:1;          /* Peripheral Chip Select 6 Inactive State */
         uint32_t  PCSIS5:1;          /* Peripheral Chip Select 5 Inactive State */
         uint32_t  PCSIS4:1;          /* Peripheral Chip Select 4 Inactive State */
         uint32_t  PCSIS3:1;          /* Peripheral Chip Select 3 Inactive State */
         uint32_t  PCSIS2:1;          /* Peripheral Chip Select 2 Inactive State */
         uint32_t  PCSIS1:1;          /* Peripheral Chip Select 1 Inactive State */
         uint32_t  PCSIS0:1;          /* Peripheral Chip Select 0 Inactive State */
         uint32_t  DOZE:1;            /* Doze Enable */
         uint32_t  MDIS:1;            /* Module Disable */
         uint32_t  DIS_TXF:1;         /* Disable Transmit FIFO */
         uint32_t  DIS_RXF:1;         /* Disable Receive FIFO */
         uint32_t  CLR_TXF:1;         /* Clear TX FIFO */
         uint32_t  CLR_RXF:1;         /* Clear RX FIFO */
         uint32_t  SMPL_PT:2;         /* Sample Point */
         uint32_t:7;
         uint32_t  HALT:1;            /* Halt */
      } B;
   } DSPI_MCR_32B_tag;

   typedef union {   /* TCR - Transfer Count Register */
      uint32_t R;
      struct {
#ifndef USE_FIELD_ALIASES_DSPI
         uint32_t  SPI_TCNT:16;       /* SPI Transfer Counter */
#else
         uint32_t  TCNT:16;             /* deprecated name - please avoid */
#endif
         uint32_t:16;
      } B;
   } DSPI_TCR_32B_tag;


   /* Register layout for all registers CTAR... */

   typedef union DSPI_CTAR_tag {   /* CTAR0-7 - Clock and Transfer Attribute Registers */
      uint32_t R;
      struct {
         uint32_t  DBR:1;             /* Double Baud Rate */
         uint32_t  FMSZ:4;            /* Frame Size */
         uint32_t  CPOL:1;            /* Clock Polarity */
         uint32_t  CPHA:1;            /* Clock Phase */
         uint32_t  LSBFE:1;           /* LSB First Enable */
         uint32_t  PCSSCK:2;          /* PCS to SCK Delay Prescaler */
         uint32_t  PASC:2;            /* After SCK Delay Prescaler */
         uint32_t  PDT:2;             /* Delay after Transfer Prescaler */
         uint32_t  PBR:2;             /* Baud Rate Prescaler */
         uint32_t  CSSCK:4;           /* PCS to SCK Delay Scaler */
         uint32_t  ASC:4;             /* After SCK Delay Scaler */
         uint32_t  DT:4;              /* Delay after Transfer Scaler */
         uint32_t  BR:4;              /* Baud Rate Scaler */
      } B;
   } DSPI_CTAR_32B_tag;

   typedef union DSPI_SR_tag {   /* SR - Status Register */
      uint32_t R;
      struct {
         uint32_t  TCF:1;             /* Transfer Complete Flag */
         uint32_t  TXRXS:1;           /* TX & RX Status */
         uint32_t:1;
         uint32_t  EOQF:1;            /* End of queue Flag */
         uint32_t  TFUF:1;            /* Transmit FIFO Underflow Flag */
         uint32_t:1;
         uint32_t  TFFF:1;            /* Transmit FIFO FIll Flag */
         uint32_t:5;
         uint32_t  RFOF:1;            /* Receive FIFO Overflow Flag */
         uint32_t:1;
         uint32_t  RFDF:1;            /* Receive FIFO Drain Flag */
         uint32_t:1;
         uint32_t  TXCTR:4;           /* TX FIFO Counter */
         uint32_t  TXNXTPTR:4;        /* Transmit Next Pointer */
         uint32_t  RXCTR:4;           /* RX FIFO Counter */
         uint32_t  POPNXTPTR:4;       /* Pop Next Pointer */
      } B;
   } DSPI_SR_32B_tag;

   typedef union DSPI_RSER_tag {   /* RSER - DMA/Interrupt Request Register */
      uint32_t R;
      struct {
#ifndef USE_FIELD_ALIASES_DSPI
         uint32_t  TCF_RE:1;          /* Transmission Complete Request Enable */
#else
         uint32_t  TCFRE:1;             /* deprecated name - please avoid */
#endif
         uint32_t:2;
#ifndef USE_FIELD_ALIASES_DSPI
         uint32_t  EOQF_RE:1;         /* DSPI Finished Request Enable */
#else
         uint32_t  EOQFRE:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_DSPI
         uint32_t  TFUF_RE:1;         /* Transmit FIFO Underflow Request Enable */
#else
         uint32_t  TFUFRE:1;            /* deprecated name - please avoid */
#endif
         uint32_t:1;
#ifndef USE_FIELD_ALIASES_DSPI
         uint32_t  TFFF_RE:1;         /* Transmit FIFO Fill Request Enable */
#else
         uint32_t  TFFFRE:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_DSPI
         uint32_t  TFFF_DIRS:1;       /* Transmit FIFO Fill DMA or Interrupt Request Select */
#else
         uint32_t  TFFFDIRS:1;          /* deprecated name - please avoid */
#endif
         uint32_t:4;
#ifndef USE_FIELD_ALIASES_DSPI
         uint32_t  RFOF_RE:1;         /* Receive FIFO overflow Request Enable */
#else
         uint32_t  RFOFRE:1;            /* deprecated name - please avoid */
#endif
         uint32_t:1;
#ifndef USE_FIELD_ALIASES_DSPI
         uint32_t  RFDF_RE:1;         /* Receive FIFO Drain Request Enable */
#else
         uint32_t  RFDFRE:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_DSPI
         uint32_t  RFDF_DIRS:1;       /* Receive FIFO Drain DMA or Interrupt Request Select */
#else
         uint32_t  RFDFDIRS:1;          /* deprecated name - please avoid */
#endif
         uint32_t:16;
      } B;
   } DSPI_RSER_32B_tag;

   typedef union DSPI_PUSHR_tag {   /* PUSHR - PUSH TX FIFO Register */
      uint32_t R;
      struct {
         uint32_t  CONT:1;            /* Continuous Peripheral Chip Select Enable */
         uint32_t  CTAS:3;            /* Clock and Transfer Attributes Select */
         uint32_t  EOQ:1;             /* End of Queue */
         uint32_t  CTCNT:1;           /* Clear SPI_TCNT */
         uint32_t:2;
         uint32_t  PCS7:1;            /* Peripheral Chip Select 7 */
         uint32_t  PCS6:1;            /* Peripheral Chip Select 6 */
         uint32_t  PCS5:1;            /* Peripheral Chip Select 5 */
         uint32_t  PCS4:1;            /* Peripheral Chip Select 4 */
         uint32_t  PCS3:1;            /* Peripheral Chip Select 3 */
         uint32_t  PCS2:1;            /* Peripheral Chip Select 2 */
         uint32_t  PCS1:1;            /* Peripheral Chip Select 1 */
         uint32_t  PCS0:1;            /* Peripheral Chip Select 0 */
         uint32_t  TXDATA:16;         /* Transmit Data */
      } B;
   } DSPI_PUSHR_32B_tag;

   typedef union DSPI_POPR_tag {   /* POPR - POP RX FIFO Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  RXDATA:16;         /* Receive Data */
      } B;
   } DSPI_POPR_32B_tag;


   /* Register layout for all registers TXFR... */

   typedef union {   /* Transmit FIFO Registers */
      uint32_t R;
      struct {
#ifndef USE_FIELD_ALIASES_DSPI
         uint32_t  FIFO_TXCMD:16;     /* Transmit Command */
#else
         uint32_t  TXCMD:16;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_DSPI
         uint32_t  FIFO_TXDATA:16;    /* Transmit Data */
#else
         uint32_t  TXDATA:16;           /* deprecated name - please avoid */
#endif
      } B;
   } DSPI_TXFR_32B_tag;


   /* Register layout for all registers RXFR... */

   typedef union {   /* Receive FIFO Registers */
      uint32_t R;
      struct {
         uint32_t:16;
#ifndef USE_FIELD_ALIASES_DSPI
         uint32_t  FIFO_RXDATA:16;    /* Transmit Data */
#else
         uint32_t  RXDATA:16;           /* deprecated name - please avoid */
#endif
      } B;
   } DSPI_RXFR_32B_tag;

   typedef union {   /* DSICR - DSI Configuration Register */
      uint32_t R;
      struct {
         uint32_t  MTOE:1;            /* Multiple Transfer Operation Enable */
         uint32_t:1;
         uint32_t  MTOCNT:6;          /* Multiple Transfer Operation Count */
         uint32_t:4;
         uint32_t  TXSS:1;            /* Transmit Data Source Select */
         uint32_t  TPOL:1;            /* Trigger Polarity */
         uint32_t  TRRE:1;            /* Trigger Reception Enable */
         uint32_t  CID:1;             /* Change in Data Transfer Enable */
         uint32_t  DCONT:1;           /* DSI Continuous Peripheral Chip Select Enable */
         uint32_t  DSICTAS:3;         /* DSI CLock and Transfer Attributes Select */
         uint32_t:4;
         uint32_t  DPCS7:1;           /* DSI Peripheral Chip Select 7 */
         uint32_t  DPCS6:1;           /* DSI Peripheral Chip Select 6 */
         uint32_t  DPCS5:1;           /* DSI Peripheral Chip Select 5 */
         uint32_t  DPCS4:1;           /* DSI Peripheral Chip Select 4 */
         uint32_t  DPCS3:1;           /* DSI Peripheral Chip Select 3 */
         uint32_t  DPCS2:1;           /* DSI Peripheral Chip Select 2 */
         uint32_t  DPCS1:1;           /* DSI Peripheral Chip Select 1 */
         uint32_t  DPCS0:1;           /* DSI Peripheral Chip Select 0 */
      } B;
   } DSPI_DSICR_32B_tag;

   typedef union {   /* SDR - DSI Serialization Data Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  SER_DATA:16;       /* Serialized Data */
      } B;
   } DSPI_SDR_32B_tag;

   typedef union {   /* ASDR - DSI Alternate Serialization Data Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  ASER_DATA:16;      /* Alternate Serialized Data */
      } B;
   } DSPI_ASDR_32B_tag;

   typedef union {   /* COMPR - DSI Transmit Comparison Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  COMP_DATA:16;      /* Compare Data */
      } B;
   } DSPI_COMPR_32B_tag;

   typedef union {   /* DDR - DSI Deserialization Data Register */
      uint32_t R;
      struct {
         uint32_t:16;
         uint32_t  DESER_DATA:16;     /* Deserialized Data */
      } B;
   } DSPI_DDR_32B_tag;

   typedef union {   /* DSICR1 - DSI Configuration Register 1 */
      uint32_t R;
   } DSPI_DSICR1_32B_tag;



   typedef struct DSPI_tag { /* start of DSPI_tag */
                                  /* MCR - Module Configuration Register */
      DSPI_MCR_32B_tag MCR;                /* offset: 0x0000 size: 32 bit */
      int8_t DSPI_reserved_0004[4];
                                        /* TCR - Transfer Count Register */
      DSPI_TCR_32B_tag TCR;                /* offset: 0x0008 size: 32 bit */
      union {
                     /* CTAR0-7 - Clock and Transfer Attribute Registers */
         DSPI_CTAR_32B_tag CTAR[8];        /* offset: 0x000C  (0x0004 x 8) */

         struct {
                     /* CTAR0-7 - Clock and Transfer Attribute Registers */
            DSPI_CTAR_32B_tag CTAR0;       /* offset: 0x000C size: 32 bit */
            DSPI_CTAR_32B_tag CTAR1;       /* offset: 0x0010 size: 32 bit */
            DSPI_CTAR_32B_tag CTAR2;       /* offset: 0x0014 size: 32 bit */
            DSPI_CTAR_32B_tag CTAR3;       /* offset: 0x0018 size: 32 bit */
            DSPI_CTAR_32B_tag CTAR4;       /* offset: 0x001C size: 32 bit */
            DSPI_CTAR_32B_tag CTAR5;       /* offset: 0x0020 size: 32 bit */
            DSPI_CTAR_32B_tag CTAR6;       /* offset: 0x0024 size: 32 bit */
            DSPI_CTAR_32B_tag CTAR7;       /* offset: 0x0028 size: 32 bit */
         };

      };
                                                 /* SR - Status Register */
      DSPI_SR_32B_tag SR;                  /* offset: 0x002C size: 32 bit */
                                /* RSER - DMA/Interrupt Request Register */
      DSPI_RSER_32B_tag RSER;              /* offset: 0x0030 size: 32 bit */
                                        /* PUSHR - PUSH TX FIFO Register */
      DSPI_PUSHR_32B_tag PUSHR;            /* offset: 0x0034 size: 32 bit */
                                          /* POPR - POP RX FIFO Register */
      DSPI_POPR_32B_tag POPR;              /* offset: 0x0038 size: 32 bit */
      union {
                                              /* Transmit FIFO Registers */
         DSPI_TXFR_32B_tag TXFR[5];        /* offset: 0x003C  (0x0004 x 5) */

         struct {
                                              /* Transmit FIFO Registers */
            DSPI_TXFR_32B_tag TXFR0;       /* offset: 0x003C size: 32 bit */
            DSPI_TXFR_32B_tag TXFR1;       /* offset: 0x0040 size: 32 bit */
            DSPI_TXFR_32B_tag TXFR2;       /* offset: 0x0044 size: 32 bit */
            DSPI_TXFR_32B_tag TXFR3;       /* offset: 0x0048 size: 32 bit */
            DSPI_TXFR_32B_tag TXFR4;       /* offset: 0x004C size: 32 bit */
         };

      };
      int8_t DSPI_reserved_0050_C[44];
      union {
                                               /* Receive FIFO Registers */
         DSPI_RXFR_32B_tag RXFR[5];        /* offset: 0x007C  (0x0004 x 5) */

         struct {
                                               /* Receive FIFO Registers */
            DSPI_RXFR_32B_tag RXFR0;       /* offset: 0x007C size: 32 bit */
            DSPI_RXFR_32B_tag RXFR1;       /* offset: 0x0080 size: 32 bit */
            DSPI_RXFR_32B_tag RXFR2;       /* offset: 0x0084 size: 32 bit */
            DSPI_RXFR_32B_tag RXFR3;       /* offset: 0x0088 size: 32 bit */
            DSPI_RXFR_32B_tag RXFR4;       /* offset: 0x008C size: 32 bit */
         };

      };
      int8_t DSPI_reserved_0090[44];
                                   /* DSICR - DSI Configuration Register */
      DSPI_DSICR_32B_tag DSICR;            /* offset: 0x00BC size: 32 bit */
                                /* SDR - DSI Serialization Data Register */
      DSPI_SDR_32B_tag SDR;                /* offset: 0x00C0 size: 32 bit */
                     /* ASDR - DSI Alternate Serialization Data Register */
      DSPI_ASDR_32B_tag ASDR;              /* offset: 0x00C4 size: 32 bit */
                             /* COMPR - DSI Transmit Comparison Register */
      DSPI_COMPR_32B_tag COMPR;            /* offset: 0x00C8 size: 32 bit */
                              /* DDR - DSI Deserialization Data Register */
      DSPI_DDR_32B_tag DDR;                /* offset: 0x00CC size: 32 bit */
                                /* DSICR1 - DSI Configuration Register 1 */
      DSPI_DSICR1_32B_tag DSICR1;          /* offset: 0x00D0 size: 32 bit */
   } DSPI_tag;


#define DSPI_A (*(volatile DSPI_tag *) 0xFFF90000UL)
#define DSPI_B (*(volatile DSPI_tag *) 0xFFF94000UL)
#define DSPI_C (*(volatile DSPI_tag *) 0xFFF98000UL)



/****************************************************************/
/*                                                              */
/* Module: FLEXCAN  */
/*                                                              */
/****************************************************************/

   typedef union {   /* MCR - Module Configuration Register */
      uint32_t R;
      struct {
         uint32_t  MDIS:1;            /* Module Disable */
         uint32_t  FRZ:1;             /* Freeze Enable */
         uint32_t  FEN:1;             /* FIFO Enable */
         uint32_t  HALT:1;            /* Halt Flexcan */
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  NOT_RDY:1;         /* Flexcan Not Ready */
#else
         uint32_t  NOTRDY:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  WAK_MSK:1;         /* Wake Up Interrupt Mask */
#else
         uint32_t  WAKMSK:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  SOFT_RST:1;        /* Soft Reset */
#else
         uint32_t  SOFTRST:1;           /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  FRZ_ACK:1;         /* Freeze Mode Acknowledge */
#else
         uint32_t  FRZACK:1;            /* deprecated name - please avoid */
#endif
         uint32_t  SUPV:1;            /* Supervisor Mode */
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  SLF_WAK:1;         /* Self Wake Up */
#else
         uint32_t  SLFWAK:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  WRN_EN:1;          /* Warning Interrupt Enable */
#else
         uint32_t  WRNEN:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  LPM_ACK:1;         /* Low Power Mode Acknowledge */
#else
         uint32_t  LPMACK:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  WAK_SRC:1;         /* Wake Up Source */
#else
         uint32_t  WAKSRC:1;            /* deprecated name - please avoid */
#endif
         uint32_t  DOZE:1;            /* Doze Mode Enable */
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  SRX_DIS:1;         /* Self Reception Disable */
#else
         uint32_t  SRXDIS:1;            /* deprecated name - please avoid */
#endif
         uint32_t  BCC:1;             /* Backwards Compatibility Configuration */
         uint32_t:2;
         uint32_t  LPRIO_EN:1;        /* Local Priority Enable */
         uint32_t  AEN:1;             /* Abort Enable */
         uint32_t:2;
         uint32_t  IDAM:2;            /* ID Acceptance Mode */
         uint32_t:2;
         uint32_t  MAXMB:6;           /* Maximum Number of Message Buffers */
      } B;
   } FLEXCAN_MCR_32B_tag;

   typedef union {   /* CTRL -  Control Register */
      uint32_t R;
      struct {
         uint32_t  PRESDIV:8;         /* Prescaler Divsion Factor */
         uint32_t  RJW:2;             /* Resync Jump Width */
         uint32_t  PSEG1:3;           /* Phase Segment 1 */
         uint32_t  PSEG2:3;           /* Phase Segment 2 */
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BOFF_MSK:1;        /* Bus Off Mask */
#else
         uint32_t  BOFFMSK:1;           /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  ERR_MSK:1;         /* Error Mask */
#else
         uint32_t  ERRMSK:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  CLK_SRC:1;         /* CAN Engine Clock Source */
#else
         uint32_t  CLKSRC:1;            /* deprecated name - please avoid */
#endif
         uint32_t  LPB:1;             /* Loop Back */
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  TWRN_MSK:1;        /* Tx Warning Interrupt Mask */
#else
         uint32_t  TWRNMSK:1;           /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  RWRN_MSK:1;        /* Rx Warning Interrupt Mask */
#else
         uint32_t  RWRNMSK:1;           /* deprecated name - please avoid */
#endif
         uint32_t:2;
         uint32_t  SMP:1;             /* Sampling Mode */
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BOFF_REC:1;        /* Bus Off Recovery Mode */
#else
         uint32_t  BOFFREC:1;           /* deprecated name - please avoid */
#endif
         uint32_t  TSYN:1;            /* Timer Sync Mode */
         uint32_t  LBUF:1;            /* Lowest Buffer Transmitted First */
         uint32_t  LOM:1;             /* Listen-Only Mode */
         uint32_t  PROPSEG:3;         /* Propagation Segment */
      } B;
   } FLEXCAN_CTRL_32B_tag;

   typedef union {   /* TIMER - Free Running Timer */
      uint32_t R;
   } FLEXCAN_TIMER_32B_tag;

   typedef union {   /* RXGMASK - Rx Global Mask Register */
      uint32_t R;
#ifndef USE_FIELD_ALIASES_FLEXCAN
      struct {
         uint32_t  MI:32;             /* deprecated field -- do not use */
      } B;
#endif
   } FLEXCAN_RXGMASK_32B_tag;

   typedef union {   /* RX14MASK - Rx 14 Mask Register */
      uint32_t R;
#ifndef USE_FIELD_ALIASES_FLEXCAN
      struct {
         uint32_t  MI:32;             /* deprecated field -- do not use */
      } B;
#endif
   } FLEXCAN_RX14MASK_32B_tag;

   typedef union {   /* RX15MASK - Rx 15 Mask Register */
      uint32_t R;
#ifndef USE_FIELD_ALIASES_FLEXCAN
      struct {
         uint32_t  MI:32;             /* deprecated field -- do not use */
      } B;
#endif
   } FLEXCAN_RX15MASK_32B_tag;

   typedef union {   /* ECR - Error Counter Register */
      uint32_t R;
      struct {
         uint32_t:16;
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  RX_ERR_COUNTER:8;   /* Rx Error Counter */
#else
         uint32_t  RXECNT:8;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  TX_ERR_COUNTER:8;   /* Tx Error Counter */
#else
         uint32_t  TXECNT:8;            /* deprecated name - please avoid */
#endif
      } B;
   } FLEXCAN_ECR_32B_tag;

   typedef union {   /* ESR - Error and Status Register */
      uint32_t R;
      struct {
         uint32_t:14;
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  TWRN_INT:1;        /* Tx Warning Interrupt Flag */
#else
         uint32_t  TWRNINT:1;           /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  RWRN_INT:1;        /* Rx Warning Interrupt Flag */
#else
         uint32_t  RWRNINT:1;           /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BIT1_ERR:1;        /* Bit 1 Error */
#else
         uint32_t  BIT1ERR:1;           /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BIT0_ERR:1;        /* Bit 0 Error */
#else
         uint32_t  BIT0ERR:1;           /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  ACK_ERR:1;         /* Acknowledge Error */
#else
         uint32_t  ACKERR:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  CRC_ERR:1;         /* Cyclic Redundancy Check Error */
#else
         uint32_t  CRCERR:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  FRM_ERR:1;         /* Form Error */
#else
         uint32_t  FRMERR:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  STF_ERR:1;         /* Stuffing Error */
#else
         uint32_t  STFERR:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  TX_WRN:1;          /* Tx Error Counter */
#else
         uint32_t  TXWRN:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  RX_WRN:1;          /* Rx Error Counter */
#else
         uint32_t  RXWRN:1;             /* deprecated name - please avoid */
#endif
         uint32_t  IDLE:1;            /* CAN bus Idle State */
         uint32_t  TXRX:1;            /* Current Flexcan Status */
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  FLT_CONF:2;        /* Fault Confinement State */
#else
         uint32_t  FLTCONF:2;           /* deprecated name - please avoid */
#endif
         uint32_t:1;
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BOFF_INT:1;        /* Bus Off Interrupt */
#else
         uint32_t  BOFFINT:1;           /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  ERR_INT:1;         /* Error Interrupt */
#else
         uint32_t  ERRINT:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  WAK_INT:1;         /* Wake-Up Interrupt */
#else
         uint32_t  WAKINT:1;            /* deprecated name - please avoid */
#endif
      } B;
   } FLEXCAN_ESR_32B_tag;

   typedef union {   /* IMASK2 - Interrupt Masks 2 Register */
      uint32_t R;
      struct {
         uint32_t  BUF63M:1;          /* Buffer MB Mask 63 Bit */
         uint32_t  BUF62M:1;          /* Buffer MB Mask 62 Bit */
         uint32_t  BUF61M:1;          /* Buffer MB Mask 61 Bit */
         uint32_t  BUF60M:1;          /* Buffer MB Mask 60 Bit */
         uint32_t  BUF59M:1;          /* Buffer MB Mask 59 Bit */
         uint32_t  BUF58M:1;          /* Buffer MB Mask 58 Bit */
         uint32_t  BUF57M:1;          /* Buffer MB Mask 57 Bit */
         uint32_t  BUF56M:1;          /* Buffer MB Mask 56 Bit */
         uint32_t  BUF55M:1;          /* Buffer MB Mask 55 Bit */
         uint32_t  BUF54M:1;          /* Buffer MB Mask 54 Bit */
         uint32_t  BUF53M:1;          /* Buffer MB Mask 53 Bit */
         uint32_t  BUF52M:1;          /* Buffer MB Mask 52 Bit */
         uint32_t  BUF51M:1;          /* Buffer MB Mask 51 Bit */
         uint32_t  BUF50M:1;          /* Buffer MB Mask 50 Bit */
         uint32_t  BUF49M:1;          /* Buffer MB Mask 49 Bit */
         uint32_t  BUF48M:1;          /* Buffer MB Mask 48 Bit */
         uint32_t  BUF47M:1;          /* Buffer MB Mask 47 Bit */
         uint32_t  BUF46M:1;          /* Buffer MB Mask 46 Bit */
         uint32_t  BUF45M:1;          /* Buffer MB Mask 45 Bit */
         uint32_t  BUF44M:1;          /* Buffer MB Mask 44 Bit */
         uint32_t  BUF43M:1;          /* Buffer MB Mask 43 Bit */
         uint32_t  BUF42M:1;          /* Buffer MB Mask 42 Bit */
         uint32_t  BUF41M:1;          /* Buffer MB Mask 41 Bit */
         uint32_t  BUF40M:1;          /* Buffer MB Mask 40 Bit */
         uint32_t  BUF39M:1;          /* Buffer MB Mask 39 Bit */
         uint32_t  BUF38M:1;          /* Buffer MB Mask 38 Bit */
         uint32_t  BUF37M:1;          /* Buffer MB Mask 37 Bit */
         uint32_t  BUF36M:1;          /* Buffer MB Mask 36 Bit */
         uint32_t  BUF35M:1;          /* Buffer MB Mask 35 Bit */
         uint32_t  BUF34M:1;          /* Buffer MB Mask 34 Bit */
         uint32_t  BUF33M:1;          /* Buffer MB Mask 33 Bit */
         uint32_t  BUF32M:1;          /* Buffer MB Mask 32 Bit */
      } B;
   } FLEXCAN_IMASK2_32B_tag;

   typedef union {   /* IMASK1 - Interrupt Masks 1 Register */
      uint32_t R;
      struct {
         uint32_t  BUF31M:1;          /* Buffer MB Mask 31 Bit */
         uint32_t  BUF30M:1;          /* Buffer MB Mask 30 Bit */
         uint32_t  BUF29M:1;          /* Buffer MB Mask 29 Bit */
         uint32_t  BUF28M:1;          /* Buffer MB Mask 28 Bit */
         uint32_t  BUF27M:1;          /* Buffer MB Mask 27 Bit */
         uint32_t  BUF26M:1;          /* Buffer MB Mask 26 Bit */
         uint32_t  BUF25M:1;          /* Buffer MB Mask 25 Bit */
         uint32_t  BUF24M:1;          /* Buffer MB Mask 24 Bit */
         uint32_t  BUF23M:1;          /* Buffer MB Mask 23 Bit */
         uint32_t  BUF22M:1;          /* Buffer MB Mask 22 Bit */
         uint32_t  BUF21M:1;          /* Buffer MB Mask 21 Bit */
         uint32_t  BUF20M:1;          /* Buffer MB Mask 20 Bit */
         uint32_t  BUF19M:1;          /* Buffer MB Mask 19 Bit */
         uint32_t  BUF18M:1;          /* Buffer MB Mask 18 Bit */
         uint32_t  BUF17M:1;          /* Buffer MB Mask 17 Bit */
         uint32_t  BUF16M:1;          /* Buffer MB Mask 16 Bit */
         uint32_t  BUF15M:1;          /* Buffer MB Mask 15 Bit */
         uint32_t  BUF14M:1;          /* Buffer MB Mask 14 Bit */
         uint32_t  BUF13M:1;          /* Buffer MB Mask 13 Bit */
         uint32_t  BUF12M:1;          /* Buffer MB Mask 12 Bit */
         uint32_t  BUF11M:1;          /* Buffer MB Mask 11 Bit */
         uint32_t  BUF10M:1;          /* Buffer MB Mask 10 Bit */
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF9M:1;           /* Buffer MB Mask 9 Bit */
#else
         uint32_t  BUF09M:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF8M:1;           /* Buffer MB Mask 8 Bit */
#else
         uint32_t  BUF08M:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF7M:1;           /* Buffer MB Mask 7 Bit */
#else
         uint32_t  BUF07M:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF6M:1;           /* Buffer MB Mask 6 Bit */
#else
         uint32_t  BUF06M:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF5M:1;           /* Buffer MB Mask 5 Bit */
#else
         uint32_t  BUF05M:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF4M:1;           /* Buffer MB Mask 4 Bit */
#else
         uint32_t  BUF04M:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF3M:1;           /* Buffer MB Mask 3 Bit */
#else
         uint32_t  BUF03M:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF2M:1;           /* Buffer MB Mask 2 Bit */
#else
         uint32_t  BUF02M:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF1M:1;           /* Buffer MB Mask 1 Bit */
#else
         uint32_t  BUF01M:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF0M:1;           /* Buffer MB Mask 0 Bit */
#else
         uint32_t  BUF00M:1;            /* deprecated name - please avoid */
#endif
      } B;
   } FLEXCAN_IMASK1_32B_tag;

   typedef union {   /* IFLAG2 - Interrupt Flags 2 Register */
      uint32_t R;
      struct {
         uint32_t  BUF63I:1;          /* Buffer MB Interrupt 63 Bit */
         uint32_t  BUF62I:1;          /* Buffer MB Interrupt 62 Bit */
         uint32_t  BUF61I:1;          /* Buffer MB Interrupt 61 Bit */
         uint32_t  BUF60I:1;          /* Buffer MB Interrupt 60 Bit */
         uint32_t  BUF59I:1;          /* Buffer MB Interrupt 59 Bit */
         uint32_t  BUF58I:1;          /* Buffer MB Interrupt 58 Bit */
         uint32_t  BUF57I:1;          /* Buffer MB Interrupt 57 Bit */
         uint32_t  BUF56I:1;          /* Buffer MB Interrupt 56 Bit */
         uint32_t  BUF55I:1;          /* Buffer MB Interrupt 55 Bit */
         uint32_t  BUF54I:1;          /* Buffer MB Interrupt 54 Bit */
         uint32_t  BUF53I:1;          /* Buffer MB Interrupt 53 Bit */
         uint32_t  BUF52I:1;          /* Buffer MB Interrupt 52 Bit */
         uint32_t  BUF51I:1;          /* Buffer MB Interrupt 51 Bit */
         uint32_t  BUF50I:1;          /* Buffer MB Interrupt 50 Bit */
         uint32_t  BUF49I:1;          /* Buffer MB Interrupt 49 Bit */
         uint32_t  BUF48I:1;          /* Buffer MB Interrupt 48 Bit */
         uint32_t  BUF47I:1;          /* Buffer MB Interrupt 47 Bit */
         uint32_t  BUF46I:1;          /* Buffer MB Interrupt 46 Bit */
         uint32_t  BUF45I:1;          /* Buffer MB Interrupt 45 Bit */
         uint32_t  BUF44I:1;          /* Buffer MB Interrupt 44 Bit */
         uint32_t  BUF43I:1;          /* Buffer MB Interrupt 43 Bit */
         uint32_t  BUF42I:1;          /* Buffer MB Interrupt 42 Bit */
         uint32_t  BUF41I:1;          /* Buffer MB Interrupt 41 Bit */
         uint32_t  BUF40I:1;          /* Buffer MB Interrupt 40 Bit */
         uint32_t  BUF39I:1;          /* Buffer MB Interrupt 39 Bit */
         uint32_t  BUF38I:1;          /* Buffer MB Interrupt 38 Bit */
         uint32_t  BUF37I:1;          /* Buffer MB Interrupt 37 Bit */
         uint32_t  BUF36I:1;          /* Buffer MB Interrupt 36 Bit */
         uint32_t  BUF35I:1;          /* Buffer MB Interrupt 35 Bit */
         uint32_t  BUF34I:1;          /* Buffer MB Interrupt 34 Bit */
         uint32_t  BUF33I:1;          /* Buffer MB Interrupt 33 Bit */
         uint32_t  BUF32I:1;          /* Buffer MB Interrupt 32 Bit */
      } B;
   } FLEXCAN_IFLAG2_32B_tag;

   typedef union {   /* IFLAG1 - Interrupt Flags 1 Register */
      uint32_t R;
      struct {
         uint32_t  BUF31I:1;          /* Buffer MB Interrupt 31 Bit */
         uint32_t  BUF30I:1;          /* Buffer MB Interrupt 30 Bit */
         uint32_t  BUF29I:1;          /* Buffer MB Interrupt 29 Bit */
         uint32_t  BUF28I:1;          /* Buffer MB Interrupt 28 Bit */
         uint32_t  BUF27I:1;          /* Buffer MB Interrupt 27 Bit */
         uint32_t  BUF26I:1;          /* Buffer MB Interrupt 26 Bit */
         uint32_t  BUF25I:1;          /* Buffer MB Interrupt 25 Bit */
         uint32_t  BUF24I:1;          /* Buffer MB Interrupt 24 Bit */
         uint32_t  BUF23I:1;          /* Buffer MB Interrupt 23 Bit */
         uint32_t  BUF22I:1;          /* Buffer MB Interrupt 22 Bit */
         uint32_t  BUF21I:1;          /* Buffer MB Interrupt 21 Bit */
         uint32_t  BUF20I:1;          /* Buffer MB Interrupt 20 Bit */
         uint32_t  BUF19I:1;          /* Buffer MB Interrupt 19 Bit */
         uint32_t  BUF18I:1;          /* Buffer MB Interrupt 18 Bit */
         uint32_t  BUF17I:1;          /* Buffer MB Interrupt 17 Bit */
         uint32_t  BUF16I:1;          /* Buffer MB Interrupt 16 Bit */
         uint32_t  BUF15I:1;          /* Buffer MB Interrupt 15 Bit */
         uint32_t  BUF14I:1;          /* Buffer MB Interrupt 14 Bit */
         uint32_t  BUF13I:1;          /* Buffer MB Interrupt 13 Bit */
         uint32_t  BUF12I:1;          /* Buffer MB Interrupt 12 Bit */
         uint32_t  BUF11I:1;          /* Buffer MB Interrupt 11 Bit */
         uint32_t  BUF10I:1;          /* Buffer MB Interrupt 10 Bit */
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF9I:1;           /* Buffer MB Interrupt 9 Bit */
#else
         uint32_t  BUF09I:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF8I:1;           /* Buffer MB Interrupt 8 Bit */
#else
         uint32_t  BUF08I:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF7I:1;           /* Buffer MB Interrupt 7 Bit */
#else
         uint32_t  BUF07I:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF6I:1;           /* Buffer MB Interrupt 6 Bit */
#else
         uint32_t  BUF06I:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF5I:1;           /* Buffer MB Interrupt 5 Bit */
#else
         uint32_t  BUF05I:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF4I:1;           /* Buffer MB Interrupt 4 Bit */
#else
         uint32_t  BUF04I:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF3I:1;           /* Buffer MB Interrupt 3 Bit */
#else
         uint32_t  BUF03I:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF2I:1;           /* Buffer MB Interrupt 2 Bit */
#else
         uint32_t  BUF02I:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF1I:1;           /* Buffer MB Interrupt 1 Bit */
#else
         uint32_t  BUF01I:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FLEXCAN
         uint32_t  BUF0I:1;           /* Buffer MB Interrupt 0 Bit */
#else
         uint32_t  BUF00I:1;            /* deprecated name - please avoid */
#endif
      } B;
   } FLEXCAN_IFLAG1_32B_tag;


   /* Register layout for all registers MSG_CS... */

   typedef union {   /* Message Buffer Control and Status */
      uint32_t R;
      struct {
         uint32_t:4;
         uint32_t  CODE:4;            /* Message Buffer Code */
         uint32_t:1;
         uint32_t  SRR:1;             /* Substitute Remote Request */
         uint32_t  IDE:1;             /* ID Extended Bit */
         uint32_t  RTR:1;             /* Remote Transmission Request */
         uint32_t  LENGTH:4;          /* Length of Data in Bytes */
         uint32_t  TIMESTAMP:16;      /* Free-Running Counter Time Stamp */
      } B;
   } FLEXCAN_MSG_CS_32B_tag;


   /* Register layout for all registers MSG_ID... */

   typedef union {   /* Message Buffer Identifier Field */
      uint32_t R;
      struct {
         uint32_t  PRIO:3;            /* Local Priority */
         uint32_t STD_ID:11;
         uint32_t EXT_ID:18;
      } B;
   } FLEXCAN_MSG_ID_32B_tag;


   /* Register layout for all registers MSG_BYTE0_3... */

   typedef union {   /* Message Buffer Data Register */
      uint32_t R;
      uint8_t   BYTE[4];    /* individual bytes can be accessed */
      uint32_t  WORD;       /* individual words can be accessed */
   } FLEXCAN_MSG_DATA_32B_tag;

    typedef union {
            uint8_t  B[8]; /* Data buffer in Bytes (8 bits) */
            uint16_t H[4]; /* Data buffer in Half-words (16 bits) */
            uint32_t W[2]; /* Data buffer in words (32 bits) */
            uint32_t R[2]; /* Data buffer in words (32 bits) */
   } FLEXCAN_MSG_DATA2_32B_tag;

   /* Register layout for all registers MSG_BYTE4_7 matches xxx */


   /* Register layout for all registers RXIMR... */

   typedef union {   /* FLEXCAN_RXIMR0 - FLEXCAN_RXIMR63 - RX Individual Mask Registers */
      uint32_t R;
   } FLEXCAN_RXIMR_32B_tag;


   typedef struct FLEXCAN_MB_struct_tag {

      union {
                                    /* Message Buffer Control and Status */
         FLEXCAN_MSG_CS_32B_tag MSG_CS;   /* relative offset: 0x0000 */
         FLEXCAN_MSG_CS_32B_tag CS;       /* deprecated - please avoid */
      };
      union {
                                      /* Message Buffer Identifier Field */
         FLEXCAN_MSG_ID_32B_tag MSG_ID;   /* relative offset: 0x0004 */
         FLEXCAN_MSG_ID_32B_tag ID;       /* deprecated - please avoid */
      };
      union {	  /* Message Buffer Data Register */
	     
		 struct {
            FLEXCAN_MSG_DATA_32B_tag MSG_BYTE0_3;  /* relative offset: 0x0008 */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG_BYTE4_7;  /* relative offset: 0x000C */
         };
		 
		 FLEXCAN_MSG_DATA2_32B_tag DATA;  /* relative offset: 0x000C */
		 
      };

   } FLEXCAN_MB_tag;


   typedef struct FLEXCAN_struct_tag { /* start of FLEXCAN_tag */
                                  /* MCR - Module Configuration Register */
      FLEXCAN_MCR_32B_tag MCR;             /* offset: 0x0000 size: 32 bit */
      union {
                                             /* CTRL -  Control Register */
         FLEXCAN_CTRL_32B_tag CTRL;        /* offset: 0x0004 size: 32 bit */

         FLEXCAN_CTRL_32B_tag CR;          /* deprecated - please avoid */

      };
                                           /* TIMER - Free Running Timer */
      FLEXCAN_TIMER_32B_tag TIMER;         /* offset: 0x0008 size: 32 bit */
      int8_t FLEXCAN_reserved_000C[4];
                                    /* RXGMASK - Rx Global Mask Register */
      FLEXCAN_RXGMASK_32B_tag RXGMASK;     /* offset: 0x0010 size: 32 bit */
                                       /* RX14MASK - Rx 14 Mask Register */
      FLEXCAN_RX14MASK_32B_tag RX14MASK;   /* offset: 0x0014 size: 32 bit */
                                       /* RX15MASK - Rx 15 Mask Register */
      FLEXCAN_RX15MASK_32B_tag RX15MASK;   /* offset: 0x0018 size: 32 bit */
                                         /* ECR - Error Counter Register */
      FLEXCAN_ECR_32B_tag ECR;             /* offset: 0x001C size: 32 bit */
                                      /* ESR - Error and Status Register */
      FLEXCAN_ESR_32B_tag ESR;             /* offset: 0x0020 size: 32 bit */
      union {
         FLEXCAN_IMASK2_32B_tag IMRH;      /* deprecated - please avoid */

                                  /* IMASK2 - Interrupt Masks 2 Register */
         FLEXCAN_IMASK2_32B_tag IMASK2;    /* offset: 0x0024 size: 32 bit */

      };
      union {
         FLEXCAN_IMASK1_32B_tag IMRL;      /* deprecated - please avoid */

                                  /* IMASK1 - Interrupt Masks 1 Register */
         FLEXCAN_IMASK1_32B_tag IMASK1;    /* offset: 0x0028 size: 32 bit */

      };
      union {
         FLEXCAN_IFLAG2_32B_tag IFRH;      /* deprecated - please avoid */

                                  /* IFLAG2 - Interrupt Flags 2 Register */
         FLEXCAN_IFLAG2_32B_tag IFLAG2;    /* offset: 0x002C size: 32 bit */

      };
      union {
         FLEXCAN_IFLAG1_32B_tag IFRL;      /* deprecated - please avoid */

                                  /* IFLAG1 - Interrupt Flags 1 Register */
         FLEXCAN_IFLAG1_32B_tag IFLAG1;    /* offset: 0x0030 size: 32 bit */

      };
      int8_t FLEXCAN_reserved_0034_C[76];
      union {
                                                     /*  Register set MB */
         FLEXCAN_MB_tag MB[64];            /* offset: 0x0080  (0x0010 x 64) */

                                                   /*  Alias name for MB */
         FLEXCAN_MB_tag BUF[64];           /* deprecated - please avoid */

         struct {
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG0_CS;  /* offset: 0x0080 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG0_ID;  /* offset: 0x0084 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG0_BYTE0_3;  /* offset: 0x0088 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG0_BYTE4_7;  /* offset: 0x008C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG1_CS;  /* offset: 0x0090 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG1_ID;  /* offset: 0x0094 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG1_BYTE0_3;  /* offset: 0x0098 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG1_BYTE4_7;  /* offset: 0x009C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG2_CS;  /* offset: 0x00A0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG2_ID;  /* offset: 0x00A4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG2_BYTE0_3;  /* offset: 0x00A8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG2_BYTE4_7;  /* offset: 0x00AC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG3_CS;  /* offset: 0x00B0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG3_ID;  /* offset: 0x00B4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG3_BYTE0_3;  /* offset: 0x00B8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG3_BYTE4_7;  /* offset: 0x00BC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG4_CS;  /* offset: 0x00C0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG4_ID;  /* offset: 0x00C4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG4_BYTE0_3;  /* offset: 0x00C8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG4_BYTE4_7;  /* offset: 0x00CC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG5_CS;  /* offset: 0x00D0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG5_ID;  /* offset: 0x00D4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG5_BYTE0_3;  /* offset: 0x00D8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG5_BYTE4_7;  /* offset: 0x00DC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG6_CS;  /* offset: 0x00E0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG6_ID;  /* offset: 0x00E4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG6_BYTE0_3;  /* offset: 0x00E8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG6_BYTE4_7;  /* offset: 0x00EC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG7_CS;  /* offset: 0x00F0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG7_ID;  /* offset: 0x00F4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG7_BYTE0_3;  /* offset: 0x00F8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG7_BYTE4_7;  /* offset: 0x00FC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG8_CS;  /* offset: 0x0100 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG8_ID;  /* offset: 0x0104 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG8_BYTE0_3;  /* offset: 0x0108 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG8_BYTE4_7;  /* offset: 0x010C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG9_CS;  /* offset: 0x0110 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG9_ID;  /* offset: 0x0114 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG9_BYTE0_3;  /* offset: 0x0118 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG9_BYTE4_7;  /* offset: 0x011C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG10_CS;  /* offset: 0x0120 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG10_ID;  /* offset: 0x0124 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG10_BYTE0_3;  /* offset: 0x0128 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG10_BYTE4_7;  /* offset: 0x012C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG11_CS;  /* offset: 0x0130 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG11_ID;  /* offset: 0x0134 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG11_BYTE0_3;  /* offset: 0x0138 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG11_BYTE4_7;  /* offset: 0x013C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG12_CS;  /* offset: 0x0140 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG12_ID;  /* offset: 0x0144 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG12_BYTE0_3;  /* offset: 0x0148 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG12_BYTE4_7;  /* offset: 0x014C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG13_CS;  /* offset: 0x0150 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG13_ID;  /* offset: 0x0154 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG13_BYTE0_3;  /* offset: 0x0158 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG13_BYTE4_7;  /* offset: 0x015C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG14_CS;  /* offset: 0x0160 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG14_ID;  /* offset: 0x0164 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG14_BYTE0_3;  /* offset: 0x0168 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG14_BYTE4_7;  /* offset: 0x016C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG15_CS;  /* offset: 0x0170 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG15_ID;  /* offset: 0x0174 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG15_BYTE0_3;  /* offset: 0x0178 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG15_BYTE4_7;  /* offset: 0x017C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG16_CS;  /* offset: 0x0180 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG16_ID;  /* offset: 0x0184 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG16_BYTE0_3;  /* offset: 0x0188 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG16_BYTE4_7;  /* offset: 0x018C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG17_CS;  /* offset: 0x0190 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG17_ID;  /* offset: 0x0194 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG17_BYTE0_3;  /* offset: 0x0198 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG17_BYTE4_7;  /* offset: 0x019C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG18_CS;  /* offset: 0x01A0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG18_ID;  /* offset: 0x01A4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG18_BYTE0_3;  /* offset: 0x01A8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG18_BYTE4_7;  /* offset: 0x01AC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG19_CS;  /* offset: 0x01B0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG19_ID;  /* offset: 0x01B4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG19_BYTE0_3;  /* offset: 0x01B8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG19_BYTE4_7;  /* offset: 0x01BC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG20_CS;  /* offset: 0x01C0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG20_ID;  /* offset: 0x01C4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG20_BYTE0_3;  /* offset: 0x01C8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG20_BYTE4_7;  /* offset: 0x01CC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG21_CS;  /* offset: 0x01D0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG21_ID;  /* offset: 0x01D4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG21_BYTE0_3;  /* offset: 0x01D8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG21_BYTE4_7;  /* offset: 0x01DC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG22_CS;  /* offset: 0x01E0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG22_ID;  /* offset: 0x01E4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG22_BYTE0_3;  /* offset: 0x01E8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG22_BYTE4_7;  /* offset: 0x01EC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG23_CS;  /* offset: 0x01F0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG23_ID;  /* offset: 0x01F4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG23_BYTE0_3;  /* offset: 0x01F8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG23_BYTE4_7;  /* offset: 0x01FC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG24_CS;  /* offset: 0x0200 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG24_ID;  /* offset: 0x0204 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG24_BYTE0_3;  /* offset: 0x0208 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG24_BYTE4_7;  /* offset: 0x020C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG25_CS;  /* offset: 0x0210 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG25_ID;  /* offset: 0x0214 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG25_BYTE0_3;  /* offset: 0x0218 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG25_BYTE4_7;  /* offset: 0x021C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG26_CS;  /* offset: 0x0220 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG26_ID;  /* offset: 0x0224 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG26_BYTE0_3;  /* offset: 0x0228 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG26_BYTE4_7;  /* offset: 0x022C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG27_CS;  /* offset: 0x0230 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG27_ID;  /* offset: 0x0234 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG27_BYTE0_3;  /* offset: 0x0238 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG27_BYTE4_7;  /* offset: 0x023C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG28_CS;  /* offset: 0x0240 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG28_ID;  /* offset: 0x0244 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG28_BYTE0_3;  /* offset: 0x0248 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG28_BYTE4_7;  /* offset: 0x024C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG29_CS;  /* offset: 0x0250 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG29_ID;  /* offset: 0x0254 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG29_BYTE0_3;  /* offset: 0x0258 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG29_BYTE4_7;  /* offset: 0x025C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG30_CS;  /* offset: 0x0260 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG30_ID;  /* offset: 0x0264 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG30_BYTE0_3;  /* offset: 0x0268 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG30_BYTE4_7;  /* offset: 0x026C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG31_CS;  /* offset: 0x0270 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG31_ID;  /* offset: 0x0274 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG31_BYTE0_3;  /* offset: 0x0278 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG31_BYTE4_7;  /* offset: 0x027C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG32_CS;  /* offset: 0x0280 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG32_ID;  /* offset: 0x0284 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG32_BYTE0_3;  /* offset: 0x0288 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG32_BYTE4_7;  /* offset: 0x028C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG33_CS;  /* offset: 0x0290 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG33_ID;  /* offset: 0x0294 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG33_BYTE0_3;  /* offset: 0x0298 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG33_BYTE4_7;  /* offset: 0x029C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG34_CS;  /* offset: 0x02A0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG34_ID;  /* offset: 0x02A4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG34_BYTE0_3;  /* offset: 0x02A8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG34_BYTE4_7;  /* offset: 0x02AC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG35_CS;  /* offset: 0x02B0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG35_ID;  /* offset: 0x02B4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG35_BYTE0_3;  /* offset: 0x02B8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG35_BYTE4_7;  /* offset: 0x02BC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG36_CS;  /* offset: 0x02C0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG36_ID;  /* offset: 0x02C4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG36_BYTE0_3;  /* offset: 0x02C8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG36_BYTE4_7;  /* offset: 0x02CC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG37_CS;  /* offset: 0x02D0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG37_ID;  /* offset: 0x02D4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG37_BYTE0_3;  /* offset: 0x02D8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG37_BYTE4_7;  /* offset: 0x02DC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG38_CS;  /* offset: 0x02E0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG38_ID;  /* offset: 0x02E4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG38_BYTE0_3;  /* offset: 0x02E8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG38_BYTE4_7;  /* offset: 0x02EC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG39_CS;  /* offset: 0x02F0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG39_ID;  /* offset: 0x02F4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG39_BYTE0_3;  /* offset: 0x02F8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG39_BYTE4_7;  /* offset: 0x02FC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG40_CS;  /* offset: 0x0300 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG40_ID;  /* offset: 0x0304 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG40_BYTE0_3;  /* offset: 0x0308 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG40_BYTE4_7;  /* offset: 0x030C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG41_CS;  /* offset: 0x0310 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG41_ID;  /* offset: 0x0314 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG41_BYTE0_3;  /* offset: 0x0318 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG41_BYTE4_7;  /* offset: 0x031C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG42_CS;  /* offset: 0x0320 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG42_ID;  /* offset: 0x0324 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG42_BYTE0_3;  /* offset: 0x0328 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG42_BYTE4_7;  /* offset: 0x032C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG43_CS;  /* offset: 0x0330 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG43_ID;  /* offset: 0x0334 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG43_BYTE0_3;  /* offset: 0x0338 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG43_BYTE4_7;  /* offset: 0x033C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG44_CS;  /* offset: 0x0340 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG44_ID;  /* offset: 0x0344 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG44_BYTE0_3;  /* offset: 0x0348 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG44_BYTE4_7;  /* offset: 0x034C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG45_CS;  /* offset: 0x0350 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG45_ID;  /* offset: 0x0354 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG45_BYTE0_3;  /* offset: 0x0358 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG45_BYTE4_7;  /* offset: 0x035C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG46_CS;  /* offset: 0x0360 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG46_ID;  /* offset: 0x0364 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG46_BYTE0_3;  /* offset: 0x0368 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG46_BYTE4_7;  /* offset: 0x036C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG47_CS;  /* offset: 0x0370 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG47_ID;  /* offset: 0x0374 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG47_BYTE0_3;  /* offset: 0x0378 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG47_BYTE4_7;  /* offset: 0x037C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG48_CS;  /* offset: 0x0380 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG48_ID;  /* offset: 0x0384 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG48_BYTE0_3;  /* offset: 0x0388 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG48_BYTE4_7;  /* offset: 0x038C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG49_CS;  /* offset: 0x0390 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG49_ID;  /* offset: 0x0394 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG49_BYTE0_3;  /* offset: 0x0398 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG49_BYTE4_7;  /* offset: 0x039C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG50_CS;  /* offset: 0x03A0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG50_ID;  /* offset: 0x03A4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG50_BYTE0_3;  /* offset: 0x03A8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG50_BYTE4_7;  /* offset: 0x03AC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG51_CS;  /* offset: 0x03B0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG51_ID;  /* offset: 0x03B4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG51_BYTE0_3;  /* offset: 0x03B8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG51_BYTE4_7;  /* offset: 0x03BC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG52_CS;  /* offset: 0x03C0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG52_ID;  /* offset: 0x03C4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG52_BYTE0_3;  /* offset: 0x03C8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG52_BYTE4_7;  /* offset: 0x03CC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG53_CS;  /* offset: 0x03D0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG53_ID;  /* offset: 0x03D4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG53_BYTE0_3;  /* offset: 0x03D8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG53_BYTE4_7;  /* offset: 0x03DC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG54_CS;  /* offset: 0x03E0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG54_ID;  /* offset: 0x03E4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG54_BYTE0_3;  /* offset: 0x03E8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG54_BYTE4_7;  /* offset: 0x03EC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG55_CS;  /* offset: 0x03F0 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG55_ID;  /* offset: 0x03F4 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG55_BYTE0_3;  /* offset: 0x03F8 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG55_BYTE4_7;  /* offset: 0x03FC size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG56_CS;  /* offset: 0x0400 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG56_ID;  /* offset: 0x0404 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG56_BYTE0_3;  /* offset: 0x0408 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG56_BYTE4_7;  /* offset: 0x040C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG57_CS;  /* offset: 0x0410 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG57_ID;  /* offset: 0x0414 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG57_BYTE0_3;  /* offset: 0x0418 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG57_BYTE4_7;  /* offset: 0x041C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG58_CS;  /* offset: 0x0420 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG58_ID;  /* offset: 0x0424 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG58_BYTE0_3;  /* offset: 0x0428 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG58_BYTE4_7;  /* offset: 0x042C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG59_CS;  /* offset: 0x0430 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG59_ID;  /* offset: 0x0434 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG59_BYTE0_3;  /* offset: 0x0438 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG59_BYTE4_7;  /* offset: 0x043C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG60_CS;  /* offset: 0x0440 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG60_ID;  /* offset: 0x0444 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG60_BYTE0_3;  /* offset: 0x0448 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG60_BYTE4_7;  /* offset: 0x044C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG61_CS;  /* offset: 0x0450 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG61_ID;  /* offset: 0x0454 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG61_BYTE0_3;  /* offset: 0x0458 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG61_BYTE4_7;  /* offset: 0x045C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG62_CS;  /* offset: 0x0460 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG62_ID;  /* offset: 0x0464 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG62_BYTE0_3;  /* offset: 0x0468 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG62_BYTE4_7;  /* offset: 0x046C size: 32 bit */
                                    /* Message Buffer Control and Status */
            FLEXCAN_MSG_CS_32B_tag MSG63_CS;  /* offset: 0x0470 size: 32 bit */
                                      /* Message Buffer Identifier Field */
            FLEXCAN_MSG_ID_32B_tag MSG63_ID;  /* offset: 0x0474 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG63_BYTE0_3;  /* offset: 0x0478 size: 32 bit */
                                         /* Message Buffer Data Register */
            FLEXCAN_MSG_DATA_32B_tag MSG63_BYTE4_7;  /* offset: 0x047C size: 32 bit */
         };

      };
      int8_t FLEXCAN_reserved_0480_C[1024];
      union {
       /* FLEXCAN_RXIMR0 - FLEXCAN_RXIMR63 - RX Individual Mask Registers */
         FLEXCAN_RXIMR_32B_tag RXIMR[64];  /* offset: 0x0880  (0x0004 x 64) */

         struct {
       /* FLEXCAN_RXIMR0 - FLEXCAN_RXIMR63 - RX Individual Mask Registers */
            FLEXCAN_RXIMR_32B_tag RXIMR0;  /* offset: 0x0880 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR1;  /* offset: 0x0884 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR2;  /* offset: 0x0888 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR3;  /* offset: 0x088C size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR4;  /* offset: 0x0890 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR5;  /* offset: 0x0894 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR6;  /* offset: 0x0898 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR7;  /* offset: 0x089C size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR8;  /* offset: 0x08A0 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR9;  /* offset: 0x08A4 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR10;  /* offset: 0x08A8 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR11;  /* offset: 0x08AC size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR12;  /* offset: 0x08B0 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR13;  /* offset: 0x08B4 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR14;  /* offset: 0x08B8 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR15;  /* offset: 0x08BC size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR16;  /* offset: 0x08C0 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR17;  /* offset: 0x08C4 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR18;  /* offset: 0x08C8 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR19;  /* offset: 0x08CC size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR20;  /* offset: 0x08D0 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR21;  /* offset: 0x08D4 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR22;  /* offset: 0x08D8 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR23;  /* offset: 0x08DC size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR24;  /* offset: 0x08E0 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR25;  /* offset: 0x08E4 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR26;  /* offset: 0x08E8 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR27;  /* offset: 0x08EC size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR28;  /* offset: 0x08F0 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR29;  /* offset: 0x08F4 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR30;  /* offset: 0x08F8 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR31;  /* offset: 0x08FC size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR32;  /* offset: 0x0900 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR33;  /* offset: 0x0904 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR34;  /* offset: 0x0908 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR35;  /* offset: 0x090C size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR36;  /* offset: 0x0910 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR37;  /* offset: 0x0914 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR38;  /* offset: 0x0918 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR39;  /* offset: 0x091C size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR40;  /* offset: 0x0920 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR41;  /* offset: 0x0924 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR42;  /* offset: 0x0928 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR43;  /* offset: 0x092C size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR44;  /* offset: 0x0930 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR45;  /* offset: 0x0934 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR46;  /* offset: 0x0938 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR47;  /* offset: 0x093C size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR48;  /* offset: 0x0940 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR49;  /* offset: 0x0944 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR50;  /* offset: 0x0948 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR51;  /* offset: 0x094C size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR52;  /* offset: 0x0950 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR53;  /* offset: 0x0954 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR54;  /* offset: 0x0958 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR55;  /* offset: 0x095C size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR56;  /* offset: 0x0960 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR57;  /* offset: 0x0964 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR58;  /* offset: 0x0968 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR59;  /* offset: 0x096C size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR60;  /* offset: 0x0970 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR61;  /* offset: 0x0974 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR62;  /* offset: 0x0978 size: 32 bit */
            FLEXCAN_RXIMR_32B_tag RXIMR63;  /* offset: 0x097C size: 32 bit */
         };

      };
   } FLEXCAN_tag;


#define FLEXCAN_A (*(volatile FLEXCAN_tag *) 0xFFFC0000UL)
#define FLEXCAN_B (*(volatile FLEXCAN_tag *) 0xFFFC4000UL)



/****************************************************************/
/*                                                              */
/* Module: DMA_CH_MUX  */
/*                                                              */
/****************************************************************/


   /* Register layout for all registers CHCONFIG... */

   typedef union {   /* CHCONFIG[0-15] - Channel Configuration Registers */
      uint8_t R;
      struct {
         uint8_t   ENBL:1;            /* DMA Channel Enable */
         uint8_t   TRIG:1;            /* DMA Channel Trigger Enable */
         uint8_t   SOURCE:6;          /* DMA Channel Source */
      } B;
   } DMA_CH_MUX_CHCONFIG_8B_tag;



   typedef struct DMA_CH_MUX_struct_tag { /* start of DMA_CH_MUX_tag */
      union {
                     /* CHCONFIG[0-15] - Channel Configuration Registers */
         DMA_CH_MUX_CHCONFIG_8B_tag CHCONFIG[16];  /* offset: 0x0000  (0x0001 x 16) */

         struct {
                     /* CHCONFIG[0-15] - Channel Configuration Registers */
            DMA_CH_MUX_CHCONFIG_8B_tag CHCONFIG0;  /* offset: 0x0000 size: 8 bit */
            DMA_CH_MUX_CHCONFIG_8B_tag CHCONFIG1;  /* offset: 0x0001 size: 8 bit */
            DMA_CH_MUX_CHCONFIG_8B_tag CHCONFIG2;  /* offset: 0x0002 size: 8 bit */
            DMA_CH_MUX_CHCONFIG_8B_tag CHCONFIG3;  /* offset: 0x0003 size: 8 bit */
            DMA_CH_MUX_CHCONFIG_8B_tag CHCONFIG4;  /* offset: 0x0004 size: 8 bit */
            DMA_CH_MUX_CHCONFIG_8B_tag CHCONFIG5;  /* offset: 0x0005 size: 8 bit */
            DMA_CH_MUX_CHCONFIG_8B_tag CHCONFIG6;  /* offset: 0x0006 size: 8 bit */
            DMA_CH_MUX_CHCONFIG_8B_tag CHCONFIG7;  /* offset: 0x0007 size: 8 bit */
            DMA_CH_MUX_CHCONFIG_8B_tag CHCONFIG8;  /* offset: 0x0008 size: 8 bit */
            DMA_CH_MUX_CHCONFIG_8B_tag CHCONFIG9;  /* offset: 0x0009 size: 8 bit */
            DMA_CH_MUX_CHCONFIG_8B_tag CHCONFIG10;  /* offset: 0x000A size: 8 bit */
            DMA_CH_MUX_CHCONFIG_8B_tag CHCONFIG11;  /* offset: 0x000B size: 8 bit */
            DMA_CH_MUX_CHCONFIG_8B_tag CHCONFIG12;  /* offset: 0x000C size: 8 bit */
            DMA_CH_MUX_CHCONFIG_8B_tag CHCONFIG13;  /* offset: 0x000D size: 8 bit */
            DMA_CH_MUX_CHCONFIG_8B_tag CHCONFIG14;  /* offset: 0x000E size: 8 bit */
            DMA_CH_MUX_CHCONFIG_8B_tag CHCONFIG15;  /* offset: 0x000F size: 8 bit */
         };

      };
   } DMA_CH_MUX_tag;


#define DMA_CH_MUX (*(volatile DMA_CH_MUX_tag *) 0xFFFDC000UL)



/****************************************************************/
/*                                                              */
/* Module: FR  */
/*                                                              */
/****************************************************************/

   typedef union {   /* Module Version Number */
      uint16_t R;
      struct {
         uint16_t  CHIVER:8;          /* VERSION NUMBER OF CHI */
         uint16_t  PEVER:8;           /* VERSION NUMBER OF PE */
      } B;
   } FR_MVR_16B_tag;

   typedef union {   /* Module Configuration Register */
      uint16_t R;
      struct {
         uint16_t  MEN:1;             /* Module Enable */
         uint16_t  SBFF:1;            /* System Bus Failure Freeze */
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  SCM:1;             /* single channel device mode */
#else
         uint16_t  SCMD:1;              /* deprecated name - please avoid */
#endif
         uint16_t  CHB:1;             /* Channel B enable */
         uint16_t  CHA:1;             /* channel A enable */
         uint16_t  SFFE:1;            /* Sync. frame filter Enable */
         uint16_t  ECCE:1;            /* ECC Functionlity Enable */
         uint16_t  TMODER:1;          /* Functional Test mode */
         uint16_t  FUM:1;             /* FIFO Update Mode */
         uint16_t  FAM:1;             /* FIFO Address Mode */
         uint16_t:1;
         uint16_t  CLKSEL:1;          /* Protocol Engine clock source select */
         uint16_t  BITRATE:3;         /* Bus bit rate */
         uint16_t:1;
      } B;
   } FR_MCR_16B_tag;

   typedef union {   /* SYSTEM MEMORY BASE ADD HIGH REG */
      uint16_t R;
      struct {
         uint16_t  SMBA_31_16:16;     /* SYS_MEM_BASE_ADDR[31:16] */
      } B;
   } FR_SYMBADHR_16B_tag;

   typedef union {   /* SYSTEM MEMORY BASE ADD LOW  REG */
      uint16_t R;
      struct {
         uint16_t  SMBA_15_4:12;      /* SYS_MEM_BASE_ADDR[15:4] */
         uint16_t:4;
      } B;
   } FR_SYMBADLR_16B_tag;

   typedef union {   /* STROBE SIGNAL CONTROL REGISTER */
      uint16_t R;
      struct {
         uint16_t  WMD:1;             /* DEFINES WRITE MODE OF REG */
         uint16_t:3;
         uint16_t  SEL:4;             /* STROBE SIGNSL SELECT */
         uint16_t:3;
         uint16_t  ENB:1;             /* STROBE SIGNAL ENABLE */
         uint16_t:2;
         uint16_t  STBPSEL:2;         /* STROBE PORT SELECT */
      } B;
   } FR_STBSCR_16B_tag;

   typedef union {   /* MESSAGE BUFFER DATA SIZE REGISTER */
      uint16_t R;
      struct {
         uint16_t:1;
         uint16_t  MBSEG2DS:7;        /* MESSAGE BUFFER SEGMENT 2 DATA SIZE */
         uint16_t:1;
         uint16_t  MBSEG1DS:7;        /* MESSAGE BUFFER SEGMENT 1 DATA SIZE */
      } B;
   } FR_MBDSR_16B_tag;

   typedef union {   /* MESS. BUFFER SEG. SIZE & UTILISATION REG */
      uint16_t R;
      struct {
         uint16_t:2;
         uint16_t  LAST_MB_SEG1:6;    /* LAST MESS BUFFER IN SEG 1 */
         uint16_t:2;
         uint16_t  LAST_MB_UTIL:6;    /* LAST MESSAGE BUFFER UTILISED */
      } B;
   } FR_MBSSUTR_16B_tag;

   typedef union {   /* PE DRAM ACCESS REGISTER */
      uint16_t R;
      struct {
         uint16_t  INST:4;            /* PE DRAM ACCESS INSTRUCTION */
         uint16_t  ADDR:11;           /* PE DRAM ACCESS ADDRESS */
         uint16_t  DAD:1;             /* PE DRAM ACCESS DONE */
      } B;
   } FR_PEDRAR_16B_tag;

   typedef union {   /* PE DRAM DATA REGISTER */
      uint16_t R;
      struct {
         uint16_t  DATA:16;           /* DATA TO BE READ OR WRITTEN */
      } B;
   } FR_PEDRDR_16B_tag;

   typedef union {   /* PROTOCOL OPERATION CONTROL REG */
      uint16_t R;
      struct {
         uint16_t  WME:1;             /* WRITE MODE EXTERNAL CORRECTION */
         uint16_t:3;
         uint16_t  EOC_AP:2;          /* EXTERNAL OFFSET CORRECTION APPLICATION */
         uint16_t  ERC_AP:2;          /* EXTERNAL RATE CORRECTION APPLICATION */
         uint16_t  BSY:1;             /* PROTOCOL CONTROL COMMAND WRITE BUSY */
         uint16_t:3;
         uint16_t  POCCMD:4;          /* PROTOCOL CONTROL COMMAND */
      } B;
   } FR_POCR_16B_tag;

   typedef union {   /* GLOBAL INTERRUPT FLAG & ENABLE REG */
      uint16_t R;
      struct {
         uint16_t  MIF:1;             /* MODULE INTERRUPT FLAG */
         uint16_t  PRIF:1;            /* PROTOCOL INTERRUPT FLAG */
         uint16_t  CHIF:1;            /* CHI INTERRUPT FLAG */
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  WUPIF:1;           /* WAKEUP INTERRUPT FLAG */
#else
         uint16_t  WKUPIF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  FAFBIF:1;          /* RECEIVE FIFO CHANNEL B ALMOST FULL INTERRUPT FLAG */
#else
         uint16_t  FNEBIF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  FAFAIF:1;          /* RECEIVE FIFO CHANNEL A ALMOST FULL INTERRUPT FLAG */
#else
         uint16_t  FNEAIF:1;            /* deprecated name - please avoid */
#endif
         uint16_t  RBIF:1;            /* RECEIVE MESSAGE BUFFER INTERRUPT FLAG */
         uint16_t  TBIF:1;            /* TRANSMIT BUFFER INTERRUPT FLAG */
         uint16_t  MIE:1;             /* MODULE INTERRUPT ENABLE */
         uint16_t  PRIE:1;            /* PROTOCOL INTERRUPT ENABLE */
         uint16_t  CHIE:1;            /* CHI INTERRUPT ENABLE */
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  WUPIE:1;           /* WAKEUP INTERRUPT ENABLE */
#else
         uint16_t  WKUPIE:1;            /* deprecated name - please avoid */
#endif
         uint16_t  FNEBIE:1;          /* RECEIVE FIFO CHANNEL B NOT EMPTY INTERRUPT ENABLE */
         uint16_t  FNEAIE:1;          /* RECEIVE FIFO CHANNEL A NOT EMPTY INTERRUPT ENABLE */
         uint16_t  RBIE:1;            /* RECEIVE BUFFER INTERRUPT ENABLE */
         uint16_t  TBIE:1;            /* TRANSMIT BUFFER INTERRUPT ENABLE */
      } B;
   } FR_GIFER_16B_tag;

   typedef union {   /* PROTOCOL INTERRUPT FLAG REGISTER 0 */
      uint16_t R;
      struct {
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  FATL_IF:1;         /* FATAL PROTOCOL ERROR INTERRUPT FLAG */
#else
         uint16_t  FATLIF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  INTL_IF:1;         /* INTERNAL PROTOCOL ERROR INTERRUPT FLAG */
#else
         uint16_t  INTLIF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  ILCF_IF:1;         /* ILLEGAL PROTOCOL CONFIGURATION INTERRUPT FLAG */
#else
         uint16_t  ILCFIF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  CSA_IF:1;          /* COLDSTART ABORT INTERRUPT FLAG */
#else
         uint16_t  CSAIF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  MRC_IF:1;          /* MISSING RATE CORRECTION INTERRUPT FLAG */
#else
         uint16_t  MRCIF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  MOC_IF:1;          /* MISSING OFFSET CORRECTION INTERRUPT FLAG */
#else
         uint16_t  MOCIF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  CCL_IF:1;          /* CLOCK CORRECTION LIMIT REACHED INTERRUPT FLAG */
#else
         uint16_t  CCLIF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  MXS_IF:1;          /* MAX SYNC FRAMES DETECTED INTERRUPT FLAG */
#else
         uint16_t  MXSIF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  MTX_IF:1;          /* MEDIA ACCESS TEST SYMBOL RECEIVED INTERRUPT FLAG */
#else
         uint16_t  MTXIF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  LTXB_IF:1;         /* pLATESTTX VIOLATION ON CHANNEL B INTERRUPT FLAG */
#else
         uint16_t  LTXBIF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  LTXA_IF:1;         /* pLATESTTX VIOLATION ON CHANNEL A INTERRUPT FLAG */
#else
         uint16_t  LTXAIF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  TBVB_IF:1;         /* TRANSMISSION ACROSS BOUNDARY ON CHANNEL B INTERRUPT FLAG */
#else
         uint16_t  TBVBIF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  TBVA_IF:1;         /* TRANSMISSION ACROSS BOUNDARY ON CHANNEL A INTERRUPT FLAG */
#else
         uint16_t  TBVAIF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  TI2_IF:1;          /* TIMER 2 EXPIRED INTERRUPT FLAG */
#else
         uint16_t  TI2IF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  TI1_IF:1;          /* TIMER 1 EXPIRED INTERRUPT FLAG */
#else
         uint16_t  TI1IF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  CYS_IF:1;          /* CYCLE START INTERRUPT FLAG */
#else
         uint16_t  CYSIF:1;             /* deprecated name - please avoid */
#endif
      } B;
   } FR_PIFR0_16B_tag;

   typedef union {   /* PROTOCOL INTERRUPT FLAG REGISTER 1 */
      uint16_t R;
      struct {
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  EMC_IF:1;          /* ERROR MODE CHANGED INTERRUPT FLAG */
#else
         uint16_t  EMCIF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  IPC_IF:1;          /* ILLEGAL PROTOCOL CONTROL COMMAND INTERRUPT FLAG */
#else
         uint16_t  IPCIF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  PECF_IF:1;         /* PROTOCOL ENGINE COMMUNICATION FAILURE INTERRUPT FLAG */
#else
         uint16_t  PECFIF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  PSC_IF:1;          /* PROTOCOL STATE CHANGED INTERRUPT FLAG */
#else
         uint16_t  PSCIF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  SSI3_IF:1;         /* SLOT STATUS COUNTER 3 INCREMENTED INTERRUPT FLAG */
#else
         uint16_t  SSI3IF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  SSI2_IF:1;         /* SLOT STATUS COUNTER 2 INCREMENTED INTERRUPT FLAG */
#else
         uint16_t  SSI2IF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  SSI1_IF:1;         /* SLOT STATUS COUNTER 1 INCREMENTED INTERRUPT FLAG */
#else
         uint16_t  SSI1IF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  SSI0_IF:1;         /* SLOT STATUS COUNTER 0 INCREMENTED INTERRUPT FLAG */
#else
         uint16_t  SSI0IF:1;            /* deprecated name - please avoid */
#endif
         uint16_t:2;
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  EVT_IF:1;          /* EVEN CYCLE TABLE WRITTEN INTERRUPT FLAG */
#else
         uint16_t  EVTIF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  ODT_IF:1;          /* ODD CYCLE TABLE WRITTEN INTERRUPT FLAG */
#else
         uint16_t  ODTIF:1;             /* deprecated name - please avoid */
#endif
         uint16_t:4;
      } B;
   } FR_PIFR1_16B_tag;

   typedef union {   /* PROTOCOL INTERRUPT ENABLE REGISTER 0 */
      uint16_t R;
      struct {
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  FATL_IE:1;         /* FATAL PROTOCOL ERROR INTERRUPT ENABLE */
#else
         uint16_t  FATLIE:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  INTL_IE:1;         /* INTERNAL PROTOCOL ERROR INTERRUPT ENABLE */
#else
         uint16_t  INTLIE:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  ILCF_IE:1;         /* ILLEGAL PROTOCOL CONFIGURATION INTERRUPT ENABLE */
#else
         uint16_t  ILCFIE:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  CSA_IE:1;          /* COLDSTART ABORT INTERRUPT ENABLE */
#else
         uint16_t  CSAIE:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  MRC_IE:1;          /* MISSING RATE CORRECTION INTERRUPT ENABLE */
#else
         uint16_t  MRCIE:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  MOC_IE:1;          /* MISSING OFFSET CORRECTION INTERRUPT ENABLE */
#else
         uint16_t  MOCIE:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  CCL_IE:1;          /* CLOCK CORRECTION LIMIT REACHED */
#else
         uint16_t  CCLIE:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  MXS_IE:1;          /* MAX SYNC FRAMES DETECTED INTERRUPT ENABLE */
#else
         uint16_t  MXSIE:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  MTX_IE:1;          /* MEDIA ACCESS TEST SYMBOL RECEIVED INTERRUPT ENABLE */
#else
         uint16_t  MTXIE:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  LTXB_IE:1;         /* pLATESTTX VIOLATION ON CHANNEL B INTERRUPT ENABLE */
#else
         uint16_t  LTXBIE:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  LTXA_IE:1;         /* pLATESTTX VIOLATION ON CHANNEL A INTERRUPT ENABLE */
#else
         uint16_t  LTXAIE:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  TBVB_IE:1;         /* TRANSMISSION ACROSS BOUNDARY ON CHANNEL B INTERRUPT ENABLE */
#else
         uint16_t  TBVBIE:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  TBVA_IE:1;         /* TRANSMISSION ACROSS BOUNDARY ON CHANNEL A INTERRUPT ENABLE */
#else
         uint16_t  TBVAIE:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  TI2_IE:1;          /* TIMER 2 EXPIRED INTERRUPT ENABLE */
#else
         uint16_t  TI2IE:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  TI1_IE:1;          /* TIMER 1 EXPIRED INTERRUPT ENABLE */
#else
         uint16_t  TI1IE:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  CYS_IE:1;          /* CYCLE START INTERRUPT ENABLE */
#else
         uint16_t  CYSIE:1;             /* deprecated name - please avoid */
#endif
      } B;
   } FR_PIER0_16B_tag;

   typedef union {   /* PROTOCOL INTERRUPT ENABLE REGISTER 1 */
      uint16_t R;
      struct {
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  EMC_IE:1;          /* ERROR MODE CHANGED INTERRUPT Enable */
#else
         uint16_t  EMCIE:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  IPC_IE:1;          /* ILLEGAL PROTOCOL CONTROL COMMAND INTERRUPT Enable */
#else
         uint16_t  IPCIE:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  PECF_IE:1;         /* PROTOCOL ENGINE COMMUNICATION FAILURE INTERRUPT Enable */
#else
         uint16_t  PECFIE:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  PSC_IE:1;          /* PROTOCOL STATE CHANGED INTERRUPT Enable */
#else
         uint16_t  PSCIE:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  SSI_3_0_IE:4;      /* SLOT STATUS COUNTER INCREMENTED INTERRUPT Enable */
#else
         uint16_t  SSI3IE:1;
         uint16_t  SSI2IE:1;
         uint16_t  SSI1IE:1;
         uint16_t  SSI0IE:1;
#endif
         
         uint16_t:2;
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  EVT_IE:1;          /* EVEN CYCLE TABLE WRITTEN INTERRUPT Enable */
#else
         uint16_t  EVTIE:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  ODT_IE:1;          /* ODD CYCLE TABLE WRITTEN INTERRUPT Enable */
#else
         uint16_t  ODTIE:1;             /* deprecated name - please avoid */
#endif
         uint16_t:4;
      } B;
   } FR_PIER1_16B_tag;

   typedef union {   /* CHI ERROR FLAG REGISTER */
      uint16_t R;
      struct {
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  FRLB_EF:1;         /* FRAME LOST CHANNEL B ERROR FLAG */
#else
         uint16_t  FRLBEF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  FRLA_EF:1;         /* FRAME LOST CHANNEL A ERROR FLAG */
#else
         uint16_t  FRLAEF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  PCMI_EF:1;         /* PROTOCOL COMMAND IGNORED ERROR FLAG */
#else
         uint16_t  PCMIEF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  FOVB_EF:1;         /* RECEIVE FIFO OVERRUN CHANNEL B ERROR FLAG */
#else
         uint16_t  FOVBEF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  FOVA_EF:1;         /* RECEIVE FIFO OVERRUN CHANNEL A ERROR FLAG */
#else
         uint16_t  FOVAEF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  MBS_EF:1;          /* MESSAGE BUFFER SEARCH ERROR FLAG */
#else
         uint16_t  MSBEF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  MBU_EF:1;          /* MESSAGE BUFFER UTILIZATION ERROR FLAG */
#else
         uint16_t  MBUEF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  LCK_EF:1;          /* LOCK ERROR FLAG */
#else
         uint16_t  LCKEF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  DBL_EF:1;          /* DOUBLE TRANSMIT MESSAGE BUFFER LOCK ERROR FLAG */
#else
         uint16_t  DBLEF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  SBCF_EF:1;         /* SYSTEM BUS COMMUNICATION FAILURE ERROR FLAG */
#else
         uint16_t  SBCFEF:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  FID_EF:1;          /* FRAME ID ERROR FLAG */
#else
         uint16_t  FIDEF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  DPL_EF:1;          /* DYNAMIC PAYLOAD LENGTH ERROR FLAG */
#else
         uint16_t  DPLEF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  SPL_EF:1;          /* STATIC PAYLOAD LENGTH ERROR FLAG */
#else
         uint16_t  SPLEF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  NML_EF:1;          /* NETWORK MANAGEMENT LENGTH ERROR FLAG */
#else
         uint16_t  NMLEF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  NMF_EF:1;          /* NETWORK MANAGEMENT FRAME ERROR FLAG */
#else
         uint16_t  NMFEF:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  ILSA_EF:1;         /* ILLEGAL SYSTEM MEMORY ACCESS ERROR FLAG */
#else
         uint16_t  ILSAEF:1;            /* deprecated name - please avoid */
#endif
      } B;
   } FR_CHIERFR_16B_tag;

   typedef union {   /* Message Buffer Interrupt Vector Register */
      uint16_t R;
      struct {
         uint16_t:2;
         uint16_t  TBIVEC:6;          /* Transmit Buffer Interrupt Vector */
         uint16_t:2;
         uint16_t  RBIVEC:6;          /* Receive Buffer Interrupt Vector */
      } B;
   } FR_MBIVEC_16B_tag;

   typedef union {   /* Channel A Status Error Counter Register */
      uint16_t R;
      struct {
         uint16_t  STATUS_ERR_CNT:16;   /* Channel Status Error Counter */
      } B;
   } FR_CASERCR_16B_tag;

   typedef union {   /* Channel B Status Error Counter Register */
      uint16_t R;
      struct {
         uint16_t  STATUS_ERR_CNT:16;   /* Channel Status Error Counter */
      } B;
   } FR_CBSERCR_16B_tag;

   typedef union {   /* Protocol Status Register 0 */
      uint16_t R;
      struct {
         uint16_t  ERRMODE:2;         /* Error Mode */
         uint16_t  SLOTMODE:2;        /* Slot Mode */
         uint16_t:1;
         uint16_t  PROTSTATE:3;       /* Protocol State */
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  STARTUPSTATE:4;    /* Startup State */
#else
         uint16_t  SUBSTATE:4;          /* deprecated name - please avoid */
#endif
         uint16_t  WAKEUPSTATE:4;     /* Wakeup Status */
      } B;
   } FR_PSR0_16B_tag;

   typedef union {   /* Protocol Status Register 1 */
      uint16_t R;
      struct {
         uint16_t  CSAA:1;            /* Coldstart Attempt Aborted Flag */
         uint16_t  CSP:1;             /* Leading Coldstart Path */
         uint16_t:1;
         uint16_t  REMCSAT:5;         /* Remaining Coldstart Attempts */
         uint16_t  CPN:1;             /* Leading Coldstart Path Noise */
         uint16_t  HHR:1;             /* Host Halt Request Pending */
         uint16_t  FRZ:1;             /* Freeze Occurred */
         uint16_t  APTAC:5;           /* Allow Passive to Active Counter */
      } B;
   } FR_PSR1_16B_tag;

   typedef union {   /* Protocol Status Register 2 */
      uint16_t R;
      struct {
         uint16_t  NBVB:1;            /* NIT Boundary Violation on Channel B */
         uint16_t  NSEB:1;            /* NIT Syntax Error on Channel B */
         uint16_t  STCB:1;            /* Symbol Window Transmit Conflict on Channel B */
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  SSVB:1;            /* Symbol Window Boundary Violation on Channel B */
#else
         uint16_t  SBVB:1;              /* deprecated name - please avoid */
#endif
         uint16_t  SSEB:1;            /* Symbol Window Syntax Error on Channel B */
         uint16_t  MTB:1;             /* Media Access Test Symbol MTS Received on Channel B */
         uint16_t  NBVA:1;            /* NIT Boundary Violation on Channel A */
         uint16_t  NSEA:1;            /* NIT Syntax Error on Channel A */
         uint16_t  STCA:1;            /* Symbol Window Transmit Conflict on Channel A */
         uint16_t  SBVA:1;            /* Symbol Window Boundary Violation on Channel A */
         uint16_t  SSEA:1;            /* Symbol Window Syntax Error on Channel A */
         uint16_t  MTA:1;             /* Media Access Test Symbol MTS Received on Channel A */
         uint16_t  CLKCORRFAILCNT:4;   /* Clock Correction Failed Counter */
      } B;
   } FR_PSR2_16B_tag;

   typedef union {   /* Protocol Status Register 3 */
      uint16_t R;
      struct {
         uint16_t:2;
         uint16_t  WUB:1;             /* Wakeup Symbol Received on Channel B */
         uint16_t  ABVB:1;            /* Aggregated Boundary Violation on Channel B */
         uint16_t  AACB:1;            /* Aggregated Additional Communication on Channel B */
         uint16_t  ACEB:1;            /* Aggregated Content Error on Channel B */
         uint16_t  ASEB:1;            /* Aggregated Syntax Error on Channel B */
         uint16_t  AVFB:1;            /* Aggregated Valid Frame on Channel B */
         uint16_t:2;
         uint16_t  WUA:1;             /* Wakeup Symbol Received on Channel A */
         uint16_t  ABVA:1;            /* Aggregated Boundary Violation on Channel A */
         uint16_t  AACA:1;            /* Aggregated Additional Communication on Channel A */
         uint16_t  ACEA:1;            /* Aggregated Content Error on Channel A */
         uint16_t  ASEA:1;            /* Aggregated Syntax Error on Channel A */
         uint16_t  AVFA:1;            /* Aggregated Valid Frame on Channel A */
      } B;
   } FR_PSR3_16B_tag;

   typedef union {   /* Macrotick Counter Register */
      uint16_t R;
      struct {
         uint16_t:2;
         uint16_t  MTCT:14;           /* Macrotick Counter */
      } B;
   } FR_MTCTR_16B_tag;

   typedef union {   /* Cycle Counter Register */
      uint16_t R;
      struct {
         uint16_t:10;
         uint16_t  CYCCNT:6;          /* Cycle Counter */
      } B;
   } FR_CYCTR_16B_tag;

   typedef union {   /* Slot Counter Channel A Register */
      uint16_t R;
      struct {
         uint16_t:5;
         uint16_t  SLOTCNTA:11;       /* Slot Counter Value for Channel A */
      } B;
   } FR_SLTCTAR_16B_tag;

   typedef union {   /* Slot Counter Channel B Register */
      uint16_t R;
      struct {
         uint16_t:5;
         uint16_t  SLOTCNTB:11;       /* Slot Counter Value for Channel B */
      } B;
   } FR_SLTCTBR_16B_tag;

   typedef union {   /* Rate Correction Value Register */
      uint16_t R;
      struct {
         uint16_t  RATECORR:16;       /* Rate Correction Value */
      } B;
   } FR_RTCORVR_16B_tag;

   typedef union {   /* Offset Correction Value Register */
      uint16_t R;
      struct {
         uint16_t:6;
         uint16_t  OFFSETCORR:10;     /* Offset Correction Value */
      } B;
   } FR_OFCORVR_16B_tag;

   typedef union {   /* Combined Interrupt Flag Register */
      uint16_t R;
      struct {
         uint16_t:8;
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  MIF:1;             /* Module Interrupt Flag */
#else
         uint16_t  MIFR:1;              /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  PRIF:1;            /* Protocol Interrupt Flag */
#else
         uint16_t  PRIFR:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  CHIF:1;            /* CHI Interrupt Flag */
#else
         uint16_t  CHIFR:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  WUPIF:1;           /* Wakeup Interrupt Flag */
#else
         uint16_t  WUPIFR:1;            /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  FAFBIF:1;          /* Receive FIFO channel B Almost Full Interrupt Flag */
#else
         uint16_t  FNEBIFR:1;           /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  FAFAIF:1;          /* Receive FIFO channel A Almost Full Interrupt Flag */
#else
         uint16_t  FNEAIFR:1;           /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  RBIF:1;            /* Receive Message Buffer Interrupt Flag */
#else
         uint16_t  RBIFR:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  TBIF:1;            /* Transmit Message Buffer Interrupt Flag */
#else
         uint16_t  TBIFR:1;             /* deprecated name - please avoid */
#endif
      } B;
   } FR_CIFR_16B_tag;

   typedef union {   /* System Memory Access Time-Out Register */
      uint16_t R;
      struct {
         uint16_t:8;
         uint16_t  TIMEOUT:8;         /* Time-Out */
      } B;
   } FR_SYMATOR_16B_tag;

   typedef union {   /* Sync Frame Counter Register */
      uint16_t R;
      struct {
         uint16_t  SFEVB:4;           /* Sync Frames Channel B, even cycle */
         uint16_t  SFEVA:4;           /* Sync Frames Channel A, even cycle */
         uint16_t  SFODB:4;           /* Sync Frames Channel B, odd cycle */
         uint16_t  SFODA:4;           /* Sync Frames Channel A, odd cycle */
      } B;
   } FR_SFCNTR_16B_tag;

   typedef union {   /* Sync Frame Table Offset Register */
      uint16_t R;
      struct {
         uint16_t  SFT_OFFSET_15_1:15;   /* Sync Frame Table Offset */
         uint16_t:1;
      } B;
   } FR_SFTOR_16B_tag;

   typedef union {   /* Sync Frame Table Configuration, Control, Status Register */
      uint16_t R;
      struct {
         uint16_t  ELKT:1;            /* Even Cycle Tables Lock/Unlock Trigger */
         uint16_t  OLKT:1;            /* Odd Cycle Tables Lock/Unlock Trigger */
         uint16_t  CYCNUM:6;          /* Cycle Number */
         uint16_t  ELKS:1;            /* Even Cycle Tables Lock Status */
         uint16_t  OLKS:1;            /* Odd Cycle Tables Lock Status */
         uint16_t  EVAL:1;            /* Even Cycle Tables Valid */
         uint16_t  OVAL:1;            /* Odd Cycle Tables Valid */
         uint16_t:1;
         uint16_t  OPT:1;             /* One Pair Trigger */
         uint16_t  SDVEN:1;           /* Sync Frame Deviation Table Enable */
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  SIVEN:1;           /* Sync Frame ID Table Enable */
#else
         uint16_t  SIDEN:1;             /* deprecated name - please avoid */
#endif
      } B;
   } FR_SFTCCSR_16B_tag;

   typedef union {   /* Sync Frame ID Rejection Filter */
      uint16_t R;
      struct {
         uint16_t:6;
         uint16_t  SYNFRID:10;        /* Sync Frame Rejection ID */
      } B;
   } FR_SFIDRFR_16B_tag;

   typedef union {   /* Sync Frame ID Acceptance Filter Value Register */
      uint16_t R;
      struct {
         uint16_t:6;
         uint16_t  FVAL:10;           /* Filter Value */
      } B;
   } FR_SFIDAFVR_16B_tag;

   typedef union {   /* Sync Frame ID Acceptance Filter Mask Register */
      uint16_t R;
      struct {
         uint16_t:6;
         uint16_t  FMSK:10;           /* Filter Mask */
      } B;
   } FR_SFIDAFMR_16B_tag;

   typedef union {   /* Network Management Vector Register0 */
      uint16_t R;
      struct {
         uint16_t  NMVP_15_8:8;       /* Network Management Vector Part */
         uint16_t  NMVP_7_0:8;        /* Network Management Vector Part */
      } B;
   } FR_NMVR0_16B_tag;

   typedef union {   /* Network Management Vector Register1 */
      uint16_t R;
      struct {
         uint16_t  NMVP_15_8:8;       /* Network Management Vector Part */
         uint16_t  NMVP_7_0:8;        /* Network Management Vector Part */
      } B;
   } FR_NMVR1_16B_tag;

   typedef union {   /* Network Management Vector Register2 */
      uint16_t R;
      struct {
         uint16_t  NMVP_15_8:8;       /* Network Management Vector Part */
         uint16_t  NMVP_7_0:8;        /* Network Management Vector Part */
      } B;
   } FR_NMVR2_16B_tag;

   typedef union {   /* Network Management Vector Register3 */
      uint16_t R;
      struct {
         uint16_t  NMVP_15_8:8;       /* Network Management Vector Part */
         uint16_t  NMVP_7_0:8;        /* Network Management Vector Part */
      } B;
   } FR_NMVR3_16B_tag;

   typedef union {   /* Network Management Vector Register4 */
      uint16_t R;
      struct {
         uint16_t  NMVP_15_8:8;       /* Network Management Vector Part */
         uint16_t  NMVP_7_0:8;        /* Network Management Vector Part */
      } B;
   } FR_NMVR4_16B_tag;

   typedef union {   /* Network Management Vector Register5 */
      uint16_t R;
      struct {
         uint16_t  NMVP_15_8:8;       /* Network Management Vector Part */
         uint16_t  NMVP_7_0:8;        /* Network Management Vector Part */
      } B;
   } FR_NMVR5_16B_tag;

   typedef union {   /* Network Management Vector Length Register */
      uint16_t R;
      struct {
         uint16_t:12;
         uint16_t  NMVL:4;            /* Network Management Vector Length */
      } B;
   } FR_NMVLR_16B_tag;

   typedef union {   /* Timer Configuration and Control Register */
      uint16_t R;
      struct {
         uint16_t:2;
#ifndef USE_FIELD_ALIASES_FR		 
         uint16_t  T2_CFG:1;          /* Timer T2 Configuration */
#else
         uint16_t  T2CFG:1;          /* Timer T2 Configuration */
#endif		
#ifndef USE_FIELD_ALIASES_FR	 
         uint16_t  T2_REP:1;          /* Timer T2 Repetitive Mode */
#else
         uint16_t  T2REP:1;          /* Timer T2 Configuration */
#endif	
         uint16_t:1;
         uint16_t  T2SP:1;            /* Timer T2 Stop */
         uint16_t  T2TR:1;            /* Timer T2 Trigger */
         uint16_t  T2ST:1;            /* Timer T2 State */
         uint16_t:3;
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  T1_REP:1;          /* Timer T1 Repetitive Mode */
#else
         uint16_t  T1REP:1;          
#endif	
         uint16_t:1;
         uint16_t  T1SP:1;            /* Timer T1 Stop */
         uint16_t  T1TR:1;            /* Timer T1 Trigger */
         uint16_t  T1ST:1;            /* Timer T1 State */
      } B;
   } FR_TICCR_16B_tag;

   typedef union {   /* Timer 1 Cycle Set Register */
      uint16_t R;
      struct {
         uint16_t:2;
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  T1_CYC_VAL:6;      /* Timer T1 Cycle Filter Value */
#else
         uint16_t  TI1CYCVAL:1;        /* Timer T1 Cycle Filter Value */       
#endif	
         uint16_t:2;
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  T1_CYC_MSK:6;      /* Timer T1 Cycle Filter Mask */
#else
         uint16_t  TI1CYCMSK:1;      /* Timer T1 Cycle Filter Mask */
#endif	
      } B;
   } FR_TI1CYSR_16B_tag;

   typedef union {   /* Timer 1 Macrotick Offset Register */
      uint16_t R;
      struct {
         uint16_t:2;
         uint16_t  T1_MTOFFSET:14;    /* Timer 1 Macrotick Offset */
      } B;
   } FR_TI1MTOR_16B_tag;

   typedef union {   /* Timer 2 Configuration Register 0 */
      uint16_t R;
      struct {
         uint16_t:2;
         uint16_t  T2_CYC_VAL:6;      /* Timer T2 Cycle Filter Value */
         uint16_t:2;
         uint16_t  T2_CYC_MSK:6;      /* Timer T2 Cycle Filter Mask */
      } B;
   } FR_TI2CR0_16B_tag;

   typedef union {   /* Timer 2 Configuration Register 1 */
      uint16_t R;
      struct {
         uint16_t  T2_MTCNT:16;       /* Timer T2 Macrotick Offset */
      } B;
   } FR_TI2CR1_16B_tag;

   typedef union {   /* Slot Status Selection Register */
      uint16_t R;
      struct {
         uint16_t  WMD:1;             /* Write Mode */
         uint16_t:1;
         uint16_t  SEL:2;             /* Selector */
         uint16_t:1;
         uint16_t  SLOTNUMBER:11;     /* Slot Number */
      } B;
   } FR_SSSR_16B_tag;

   typedef union {   /* Slot Status Counter Condition Register */
      uint16_t R;
      struct {
         uint16_t  WMD:1;             /* Write Mode */
         uint16_t:1;
         uint16_t  SEL:2;             /* Selector */
         uint16_t:1;
         uint16_t  CNTCFG:2;          /* Counter Configuration */
         uint16_t  MCY:1;             /* Multi Cycle Selection */
         uint16_t  VFR:1;             /* Valid Frame Restriction */
         uint16_t  SYF:1;             /* Sync Frame Restriction */
         uint16_t  NUF:1;             /* Null Frame Restriction */
         uint16_t  SUF:1;             /* Startup Frame Restriction */
         uint16_t  STATUSMASK:4;      /* Slot Status Mask */
      } B;
   } FR_SSCCR_16B_tag;

   typedef union {   /* Slot Status Register0 */
      uint16_t R;
      struct {
         uint16_t  VFB:1;             /* Valid Frame on Channel B */
         uint16_t  SYB:1;             /* Sync Frame Indicator Channel B */
         uint16_t  NFB:1;             /* Null Frame Indicator Channel B */
         uint16_t  SUB:1;             /* Startup Frame Indicator Channel B */
         uint16_t  SEB:1;             /* Syntax Error on Channel B */
         uint16_t  CEB:1;             /* Content Error on Channel B */
         uint16_t  BVB:1;             /* Boundary Violation on Channel B */
         uint16_t  TCB:1;             /* Transmission Conflict on Channel B */
         uint16_t  VFA:1;             /* Valid Frame on Channel A */
         uint16_t  SYA:1;             /* Sync Frame Indicator Channel A */
         uint16_t  NFA:1;             /* Null Frame Indicator Channel A */
         uint16_t  SUA:1;             /* Startup Frame Indicator Channel A */
         uint16_t  SEA:1;             /* Syntax Error on Channel A */
         uint16_t  CEA:1;             /* Content Error on Channel A */
         uint16_t  BVA:1;             /* Boundary Violation on Channel A */
         uint16_t  TCA:1;             /* Transmission Conflict on Channel A */
      } B;
   } FR_SSR_16B_tag;

   

   typedef union {   /* Slot Status Counter Register0 */
      uint16_t R;
      struct {
         uint16_t  SLOTSTSTUSCNT:16;   /* Slot Status Counter */
      } B;
   } FR_SSCR0_16B_tag;

   typedef union {   /* Slot Status Counter Register1 */
      uint16_t R;
      struct {
         uint16_t  SLOTSTSTUSCNT:16;   /* Slot Status Counter */
      } B;
   } FR_SSCR1_16B_tag;

   typedef union {   /* Slot Status Counter Register2 */
      uint16_t R;
      struct {
         uint16_t  SLOTSTSTUSCNT:16;   /* Slot Status Counter */
      } B;
   } FR_SSCR2_16B_tag;

   typedef union {   /* Slot Status Counter Register3 */
      uint16_t R;
      struct {
         uint16_t  SLOTSTSTUSCNT:16;   /* Slot Status Counter */
      } B;
   } FR_SSCR3_16B_tag;

   typedef union {   /* MTS A Configuration Register */
      uint16_t R;
      struct {
         uint16_t  MTE:1;             /* Media Access Test Symbol Transmission Enable */
         uint16_t:1;
         uint16_t  CYCCNTMSK:6;       /* Cycle Counter Mask */
         uint16_t:2;
         uint16_t  CYCCNTVAL:6;       /* Cycle Counter Value */
      } B;
   } FR_MTSACFR_16B_tag;

   typedef union {   /* MTS B Configuration Register */
      uint16_t R;
      struct {
         uint16_t  MTE:1;             /* Media Access Test Symbol Transmission Enable */
         uint16_t:1;
         uint16_t  CYCCNTMSK:6;       /* Cycle Counter Mask */
         uint16_t:2;
         uint16_t  CYCCNTVAL:6;       /* Cycle Counter Value */
      } B;
   } FR_MTSBCFR_16B_tag;

   typedef union {   /* Receive Shadow Buffer Index Register */
      uint16_t R;
      struct {
         uint16_t  WMD:1;             /* Write Mode */
         uint16_t:1;
         uint16_t  SEL:2;             /* Selector */
         uint16_t:5;
         uint16_t  RSBIDX:7;          /* Receive Shadow Buffer Index */
      } B;
   } FR_RSBIR_16B_tag;

   typedef union {   /* Receive FIFO Watermark and Selection Register */
      uint16_t R;
      struct {
         uint16_t  WM:8;              /* Watermark Value */
         uint16_t:7;
         uint16_t  SEL:1;             /* Select */
      } B;
   } FR_RFWMSR_16B_tag;

   typedef union {   /* Receive FIFO Start Index Register */
      uint16_t R;
      struct {
         uint16_t:6;
         uint16_t  SIDX:10;           /* Start Index */
      } B;
   } FR_RF_RFSIR_16B_tag;

   typedef union {   /* Receive FIFO Depth and Size Register */
      uint16_t R;
      struct {
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  FIFO_DEPTH:8;      /* FIFO Depth */
#else
         uint16_t  FIFODEPTH:8;         /* deprecated name - please avoid */
#endif
         uint16_t:1;
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  ENTRY_SIZE:7;      /* Entry Size */
#else
         uint16_t  ENTRYSIZE:7;         /* deprecated name - please avoid */
#endif
      } B;
   } FR_RFDSR_16B_tag;

   typedef union {   /* Receive FIFO A Read Index Register */
      uint16_t R;
      struct {
         uint16_t:6;
         uint16_t  RDIDX:10;          /* Read Index */
      } B;
   } FR_RFARIR_16B_tag;

   typedef union {   /* Receive FIFO B Read Index Register */
      uint16_t R;
      struct {
         uint16_t:6;
         uint16_t  RDIDX:10;          /* Read Index */
      } B;
   } FR_RFBRIR_16B_tag;

   typedef union {   /* Receive FIFO Message ID Acceptance Filter Value Register */
      uint16_t R;
      struct {
         uint16_t  MIDAFVAL:16;       /* Message ID Acceptance Filter Value */
      } B;
   } FR_RFMIDAFVR_16B_tag;

   typedef union {   /* Receive FIFO Message ID Acceptance Filter Mask Register */
      uint16_t R;
      struct {
         uint16_t  MIDAFMSK:16;       /* Message ID Acceptance Filter Mask */
      } B;
   } FR_RFMIDAFMR_16B_tag;

   typedef union {   /* Receive FIFO Frame ID Rejection Filter Value Register */
      uint16_t R;
      struct {
         uint16_t:5;
         uint16_t  FIDRFVAL:11;       /* Frame ID Rejection Filter Value */
      } B;
   } FR_RFFIDRFVR_16B_tag;

   typedef union {   /* Receive FIFO Frame ID Rejection Filter Mask Register */
      uint16_t R;
      struct {
         uint16_t:5;
         uint16_t  FIDRFMSK:11;       /* Frame ID Rejection Filter Mask */
      } B;
   } FR_RFFIDRFMR_16B_tag;

   typedef union {   /* Receive FIFO Range Filter Configuration Register */
      uint16_t R;
      struct {
         uint16_t  WMD:1;             /* Write Mode */
         uint16_t  IBD:1;             /* Interval Boundary */
         uint16_t  SEL:2;             /* Filter Selector */
         uint16_t:1;
         uint16_t  SID:11;            /* Slot ID */
      } B;
   } FR_RFRFCFR_16B_tag;

   typedef union {   /* Receive FIFO Range Filter Control Register */
      uint16_t R;
      struct {
         uint16_t:4;
         uint16_t  F3MD:1;            /* Range Filter 3 Mode */
         uint16_t  F2MD:1;            /* Range Filter 2 Mode */
         uint16_t  F1MD:1;            /* Range Filter 1 Mode */
         uint16_t  F0MD:1;            /* Range Filter 0 Mode */
         uint16_t:4;
         uint16_t  F3EN:1;            /* Range Filter 3 Enable */
         uint16_t  F2EN:1;            /* Range Filter 2 Enable */
         uint16_t  F1EN:1;            /* Range Filter 1 Enable */
         uint16_t  F0EN:1;            /* Range Filter 0 Enable */
      } B;
   } FR_RFRFCTR_16B_tag;

   typedef union {   /* Last Dynamic Transmit Slot Channel A Register */
      uint16_t R;
      struct {
         uint16_t:5;
         uint16_t  LASTDYNTXSLOTA:11;   /* Last Dynamic Transmission Slot Channel A */
      } B;
   } FR_LDTXSLAR_16B_tag;

   typedef union {   /* Last Dynamic Transmit Slot Channel B Register */
      uint16_t R;
      struct {
         uint16_t:5;
         uint16_t  LASTDYNTXSLOTB:11;   /* Last Dynamic Transmission Slot Channel B */
      } B;
   } FR_LDTXSLBR_16B_tag;

   typedef union {   /* Protocol Configuration Register 0 */
      uint16_t R;
      struct {
         uint16_t  ACTION_POINT_OFFSET:6;   /* gdActionPointOffset - 1 */
         uint16_t  STATIC_SLOT_LENGTH:10;   /* gdStaticSlot */
      } B;
   } FR_PCR0_16B_tag;

   typedef union {   /* Protocol Configuration Register 1 */
      uint16_t R;
      struct {
         uint16_t:2;
         uint16_t  MACRO_AFTER_FIRST_STATIC_SLOT:14;   /* gMacroPerCycle - gdStaticSlot */
      } B;
   } FR_PCR1_16B_tag;

   typedef union {   /* Protocol Configuration Register 2 */
      uint16_t R;
      struct {
         uint16_t  MINISLOT_AFTER_ACTION_POINT:6;   /* gdMinislot - gdMinislotActionPointOffset - 1 */
         uint16_t  NUMBER_OF_STATIC_SLOTS:10;   /* gNumberOfStaticSlots */
      } B;
   } FR_PCR2_16B_tag;

   typedef union {   /* Protocol Configuration Register 3 */
      uint16_t R;
      struct {
         uint16_t  WAKEUP_SYMBOL_RX_LOW:6;   /* gdWakeupSymbolRxLow */
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  MINISLOT_ACTION_POINT_OFFSET_4_0:5;   /* gdMinislotActionPointOffset - 1 */
#else
         uint16_t  MINISLOT_ACTION_POINT_OFFSET:5;     /* deprecated name - please avoid */
#endif
         uint16_t  COLDSTART_ATTEMPTS:5;   /* gColdstartAttempts */
      } B;
   } FR_PCR3_16B_tag;

   typedef union {   /* Protocol Configuration Register 4 */
      uint16_t R;
      struct {
         uint16_t  CAS_RX_LOW_MAX:7;   /* gdCASRxLowMax - 1 */
         uint16_t  WAKEUP_SYMBOL_RX_WINDOW:9;   /* gdWakeupSymbolRxWindow */
      } B;
   } FR_PCR4_16B_tag;

   typedef union {   /* Protocol Configuration Register 5 */
      uint16_t R;
      struct {
         uint16_t  TSS_TRANSMITTER:4;   /* gdTSSTransmitter */
         uint16_t  WAKEUP_SYMBOL_TX_LOW:6;   /* gdWakeupSymbolTxLow */
         uint16_t  WAKEUP_SYMBOL_RX_IDLE:6;   /* gdWakeupSymbolRxIdle */
      } B;
   } FR_PCR5_16B_tag;

   typedef union {   /* Protocol Configuration Register 6 */
      uint16_t R;
      struct {
         uint16_t:1;
         uint16_t  SYMBOL_WINDOW_AFTER_ACTION_POINT:8;   /* gdSymbolWindow - gdActionPointOffset - 1 */
         uint16_t  MACRO_INITIAL_OFFSET_A:7;   /* pMacroInitialOffset[A] */
      } B;
   } FR_PCR6_16B_tag;

   typedef union {   /* Protocol Configuration Register 7 */
      uint16_t R;
      struct {
         uint16_t  DECODING_CORRECTION_B:9;   /* pDecodingCorrection + pDelayCompensation[B] + 2 */
         uint16_t  MICRO_PER_MACRO_NOM_HALF:7;   /* round(pMicroPerMacroNom / 2) */
      } B;
   } FR_PCR7_16B_tag;

   typedef union {   /* Protocol Configuration Register 8 */
      uint16_t R;
      struct {
         uint16_t  MAX_WITHOUT_CLOCK_CORRECTION_FATAL:4;   /* gMaxWithoutClockCorrectionFatal */
         uint16_t  MAX_WITHOUT_CLOCK_CORRECTION_PASSIVE:4;   /* gMaxWithoutClockCorrectionPassive */
         uint16_t  WAKEUP_SYMBOL_TX_IDLE:8;   /* gdWakeupSymbolTxIdle */
      } B;
   } FR_PCR8_16B_tag;

   typedef union {   /* Protocol Configuration Register 9 */
      uint16_t R;
      struct {
         uint16_t  MINISLOT_EXISTS:1;   /* gNumberOfMinislots!=0 */
         uint16_t  SYMBOL_WINDOW_EXISTS:1;   /* gdSymbolWindow!=0 */
         uint16_t  OFFSET_CORRECTION_OUT:14;   /* pOffsetCorrectionOut */
      } B;
   } FR_PCR9_16B_tag;

   typedef union {   /* Protocol Configuration Register 10 */
      uint16_t R;
      struct {
         uint16_t  SINGLE_SLOT_ENABLED:1;   /* pSingleSlotEnabled */
         uint16_t  WAKEUP_CHANNEL:1;   /* pWakeupChannel */
         uint16_t  MACRO_PER_CYCLE:14;   /* pMicroPerCycle */
      } B;
   } FR_PCR10_16B_tag;

   typedef union {   /* Protocol Configuration Register 11 */
      uint16_t R;
      struct {
         uint16_t  KEY_SLOT_USED_FOR_STARTUP:1;   /* pKeySlotUsedForStartup */
         uint16_t  KEY_SLOT_USED_FOR_SYNC:1;   /* pKeySlotUsedForSync */
         uint16_t  OFFSET_CORRECTION_START:14;   /* gOffsetCorrectionStart */
      } B;
   } FR_PCR11_16B_tag;

   typedef union {   /* Protocol Configuration Register 12 */
      uint16_t R;
      struct {
         uint16_t  ALLOW_PASSIVE_TO_ACTIVE:5;   /* pAllowPassiveToActive */
         uint16_t  KEY_SLOT_HEADER_CRC:11;   /* header CRC for key slot */
      } B;
   } FR_PCR12_16B_tag;

   typedef union {   /* Protocol Configuration Register 13 */
      uint16_t R;
      struct {
         uint16_t  FIRST_MINISLOT_ACTION_POINT_OFFSET:6;   /* max(gdActionPointOffset,gdMinislotActionPointOffset) - 1 */
         uint16_t  STATIC_SLOT_AFTER_ACTION_POINT:10;   /* gdStaticSlot - gdActionPointOffset - 1 */
      } B;
   } FR_PCR13_16B_tag;

   typedef union {   /* Protocol Configuration Register 14 */
      uint16_t R;
      struct {
         uint16_t  RATE_CORRECTION_OUT:11;   /* pRateCorrectionOut */
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  LISTEN_TIMEOUT_20_16:5;   /* pdListenTimeout - 1 */
#else
         uint16_t  LISTEN_TIMEOUT_H:5;     /* deprecated name - please avoid */
#endif
      } B;
   } FR_PCR14_16B_tag;

   typedef union {   /* Protocol Configuration Register 15 */
      uint16_t R;
      struct {
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  LISTEN_TIMEOUT_15_0:16;   /* pdListenTimeout - 1 */
#else
         uint16_t  LISTEN_TIMEOUT_L:16;     /* deprecated name - please avoid */
#endif
      } B;
   } FR_PCR15_16B_tag;

   typedef union {   /* Protocol Configuration Register 16 */
      uint16_t R;
      struct {
         uint16_t  MACRO_INITIAL_OFFSET_B:7;   /* pMacroInitialOffset[B] */
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  NOISE_LISTEN_TIMEOUT_24_16:9;   /* (gListenNoise * pdListenTimeout) - 1 */
#else
         uint16_t  NOISE_LISTEN_TIMEOUT_H:9;     /* deprecated name - please avoid */
#endif
      } B;
   } FR_PCR16_16B_tag;

   typedef union {   /* Protocol Configuration Register 17 */
      uint16_t R;
      struct {
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  NOISE_LISTEN_TIMEOUT_15_0:16;   /* (gListenNoise * pdListenTimeout) - 1 */
#else
         uint16_t  NOISE_LISTEN_TIMEOUT_L:16;     /* deprecated name - please avoid */
#endif
      } B;
   } FR_PCR17_16B_tag;

   typedef union {   /* Protocol Configuration Register 18 */
      uint16_t R;
      struct {
         uint16_t  WAKEUP_PATTERN:6;   /* pWakeupPattern */
         uint16_t  KEY_SLOT_ID:10;    /* pKeySlotId */
      } B;
   } FR_PCR18_16B_tag;

   typedef union {   /* Protocol Configuration Register 19 */
      uint16_t R;
      struct {
         uint16_t  DECODING_CORRECTION_A:9;   /* pDecodingCorrection + pDelayCompensation[A] + 2 */
         uint16_t  PAYLOAD_LENGTH_STATIC:7;   /* gPayloadLengthStatic */
      } B;
   } FR_PCR19_16B_tag;

   typedef union {   /* Protocol Configuration Register 20 */
      uint16_t R;
      struct {
         uint16_t  MICRO_INITIAL_OFFSET_B:8;   /* pMicroInitialOffset[B] */
         uint16_t  MICRO_INITIAL_OFFSET_A:8;   /* pMicroInitialOffset[A] */
      } B;
   } FR_PCR20_16B_tag;

   typedef union {   /* Protocol Configuration Register 21 */
      uint16_t R;
      struct {
         uint16_t  EXTERN_RATE_CORRECTION:3;   /* pExternRateCorrection */
         uint16_t  LATEST_TX:13;      /* gNumberOfMinislots - pLatestTx */
      } B;
   } FR_PCR21_16B_tag;

   typedef union {   /* Protocol Configuration Register 22 */
      uint16_t R;
      struct {
         uint16_t  R:1;               /* Reserved bit */
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  COMP_ACCEPTED_STARRUP_RANGE_A:11;   /* pdAcceptedStartupRange - pDelayCompensationChA */
#else
         uint16_t  COMP_ACCEPTED_STARTUP_RANGE_A:11;     /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  MICRO_PER_CYCLE_19_16:4;   /* gMicroPerCycle */
#else
         uint16_t  MICRO_PER_CYCLE_H:4;     /* deprecated name - please avoid */
#endif
      } B;
   } FR_PCR22_16B_tag;

   typedef union {   /* Protocol Configuration Register 23 */
      uint16_t R;
      struct {
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  MICRO_PER_CYCLE_15_0:16;   /* pMicroPerCycle */
#else
         uint16_t  micro_per_cycle_l:16;     /* deprecated name - please avoid */
#endif
      } B;
   } FR_PCR23_16B_tag;

   typedef union {   /* Protocol Configuration Register 24 */
      uint16_t R;
      struct {
         uint16_t  CLUSTER_DRIFT_DAMPING:5;   /* pClusterDriftDamping */
         uint16_t  MAX_PAYLOAD_LENGTH_DYNAMIC:7;   /* pPayloadLengthDynMax */
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  MICRO_PER_CYCLE_MIN_19_16:4;   /* pMicroPerCycle - pdMaxDrift */
#else
         uint16_t  MICRO_PER_CYCLE_MIN_H:4;     /* deprecated name - please avoid */
#endif
      } B;
   } FR_PCR24_16B_tag;

   typedef union {   /* Protocol Configuration Register 25 */
      uint16_t R;
      struct {
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  MICRO_PER_CYCLE_MIN_15_0:16;   /* pMicroPerCycle - pdMaxDrift */
#else
         uint16_t  MICRO_PER_CYCLE_MIN_L:16;     /* deprecated name - please avoid */
#endif
      } B;
   } FR_PCR25_16B_tag;

   typedef union {   /* Protocol Configuration Register 26 */
      uint16_t R;
      struct {
         uint16_t  ALLOW_HALT_DUE_TO_CLOCK:1;   /* pAllowHaltDueToClock */
         uint16_t  COMP_ACCEPTED_STARTUP_RANGE_B:11;   /* pdAcceptedStartupRange - pDelayCompensationChB */
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  MICRO_PER_CYCLE_MAX_19_16:4;   /* pMicroPerCycle + pdMaxDrift */
#else
         uint16_t  MICRO_PER_CYCLE_MAX_H:4;     /* deprecated name - please avoid */
#endif
      } B;
   } FR_PCR26_16B_tag;

   typedef union {   /* Protocol Configuration Register 27 */
      uint16_t R;
      struct {
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  MICRO_PER_CYCLE_MAX_15_0:16;   /* pMicroPerCycle + pdMaxDrift */
#else
         uint16_t  MICRO_PER_CYCLE_MAX_L:16;     /* deprecated name - please avoid */
#endif
      } B;
   } FR_PCR27_16B_tag;

   typedef union {   /* Protocol Configuration Register 28 */
      uint16_t R;
      struct {
         uint16_t  DYNAMIC_SLOT_IDLE_PHASE:2;   /* gdDynamicSlotIdlePhase */
         uint16_t  MACRO_AFTER_OFFSET_CORRECTION:14;   /* gMacroPerCycle - gOffsetCorrectionStart */
      } B;
   } FR_PCR28_16B_tag;

   typedef union {   /* Protocol Configuration Register 29 */
      uint16_t R;
      struct {
         uint16_t  EXTERN_OFFSET_CORRECTION:3;   /* pExternOffsetCorrection */
         uint16_t  MINISLOTS_MAX:13;   /* gNumberOfMinislots - 1 */
      } B;
   } FR_PCR29_16B_tag;

   typedef union {   /* Protocol Configuration Register 30 */
      uint16_t R;
      struct {
         uint16_t:12;
         uint16_t  SYNC_NODE_MAX:4;   /* gSyncNodeMax */
      } B;
   } FR_PCR30_16B_tag;

   typedef union {   /* Receive FIFO System Memory Base Address High Register */
      uint16_t R;
      struct {
         uint16_t  SMBA_31_16:16;     /* System Memory Base Address */
      } B;
   } FR_RFSYMBHADR_16B_tag;

   typedef union {   /* Receive FIFO System Memory Base Address Low Register */
      uint16_t R;
      struct {
         uint16_t:4;
         uint16_t  SMBA_15_4:12;      /* System Memory Base Address */
      } B;
   } FR_RFSYMBLADR_16B_tag;

   typedef union {   /* Receive FIFO Periodic Timer Register */
      uint16_t R;
      struct {
         uint16_t:2;
         uint16_t  PTD:14;            /* Periodic Timer Duration */
      } B;
   } FR_RFPTR_16B_tag;

   typedef union {   /* Receive FIFO Fill Level and Pop Count Register */
      uint16_t R;
      struct {
         uint16_t  FLPCB:8;           /* Fill Level and Pop Count Channel B */
         uint16_t  FLPCA:8;           /* Fill Level and Pop Count Channel A */
      } B;
   } FR_RFFLPCR_16B_tag;

   typedef union {   /* ECC Error Interrupt Flag and Enable Register */
      uint16_t R;
      struct {
         uint16_t  LRNE_OF:1;         /* LRAM Non-Corrected Error Overflow Flag */
         uint16_t  LRCE_OF:1;         /* LRAM Corrected Error Overflow Flag */
         uint16_t  DRNE_OF:1;         /* DRAM Non-Corrected Error Overflow Flag */
         uint16_t  DRCE_OF:1;         /* DRAM Corrected Error Overflow Flag */
         uint16_t  LRNE_IF:1;         /* LRAM Non-Corrected Error Interrupt Flag */
         uint16_t  LRCE_IF:1;         /* LRAM Corrected Error Interrupt Flag */
         uint16_t  DRNE_IF:1;         /* DRAM Non-Corrected Error Interrupt Flag */
         uint16_t  DRCE_IF:1;         /* DRAM Corrected Error Interrupt Flag */
         uint16_t:4;
         uint16_t  LRNE_IE:1;         /* LRAM Non-Corrected Error Interrupt Enable */
         uint16_t  LRCE_IE:1;         /* LRAM Corrected Error Interrupt Enable */
         uint16_t  DRNE_IE:1;         /* DRAM Non-Corrected Error Interrupt Enable */
         uint16_t  DRCE_IE:1;         /* DRAM Corrected Error Interrupt Enable */
      } B;
   } FR_EEIFER_16B_tag;

   typedef union {   /* ECC Error Report and Injection Control Register */
      uint16_t R;
      struct {
         uint16_t  BSY:1;             /* Register Update Busy */
         uint16_t:5;
         uint16_t  ERS:2;             /* Error Report Select */
         uint16_t:3;
         uint16_t  ERM:1;             /* Error Report Mode */
         uint16_t:2;
         uint16_t  EIM:1;             /* Error Injection Mode */
         uint16_t  EIE:1;             /* Error Injection Enable */
      } B;
   } FR_EERICR_16B_tag;

   typedef union {   /* ECC Error Report Adress Register */
      uint16_t R;
      struct {
         uint16_t  MID:1;             /* Memory Identifier */
         uint16_t  BANK:3;            /* Memory Bank */
         uint16_t  ADDR:12;           /* Memory Address */
      } B;
   } FR_EERAR_16B_tag;

   typedef union {   /* ECC Error Report Data Register */
      uint16_t R;
      struct {
         uint16_t  DATA:16;           /* Data */
      } B;
   } FR_EERDR_16B_tag;

   typedef union {   /* ECC Error Report Code Register */
      uint16_t R;
      struct {
         uint16_t:11;
         uint16_t  CODE:5;            /* Code */
      } B;
   } FR_EERCR_16B_tag;

   typedef union {   /* ECC Error Injection Address Register */
      uint16_t R;
      struct {
         uint16_t  MID:1;             /* Memory Identifier */
         uint16_t  BANK:3;            /* Memory Bank */
         uint16_t  ADDR:12;           /* Memory Address */
      } B;
   } FR_EEIAR_16B_tag;

   typedef union {   /* ECC Error Injection Data Register */
      uint16_t R;
      struct {
         uint16_t  DATA:16;           /* Data */
      } B;
   } FR_EEIDR_16B_tag;

   typedef union {   /* ECC Error Injection Code Register */
      uint16_t R;
      struct {
         uint16_t:11;
         uint16_t  CODE:5;            /* Code */
      } B;
   } FR_EEICR_16B_tag;


   /* Register layout for all registers MBCCSR... */

   typedef union {   /* Message Buffer Configuration Control Status Register */
      uint16_t R;
      struct {
         uint16_t:1;
         uint16_t  MCM:1;             /* Message Buffer Commit Mode */
         uint16_t  MBT:1;             /* Message Buffer Type */
         uint16_t  MTD:1;             /* Message Buffer Transfer Direction */
         uint16_t  CMT:1;             /* Commit for Transmission */
         uint16_t  EDT:1;             /* Enable/Disable Trigger */
         uint16_t  LCKT:1;            /* Lock/Unlock Trigger */
         uint16_t  MBIE:1;            /* Message Buffer Interrupt Enable */
         uint16_t:3;
         uint16_t  DUP:1;             /* Data Updated */
         uint16_t  DVAL:1;            /* DataValid */
         uint16_t  EDS:1;             /* Enable/Disable Status */
         uint16_t  LCKS:1;            /* LockStatus */
         uint16_t  MBIF:1;            /* Message Buffer Interrupt Flag */
      } B;
   } FR_MBCCSR_16B_tag;


   /* Register layout for all registers MBCCFR... */

   typedef union {   /* Message Buffer Cycle Counter Filter Register */
      uint16_t R;
      struct {
         uint16_t  MTM:1;             /* Message Buffer Transmission Mode */
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  CHA:1;             /* Channel Assignment */
#else
         uint16_t  CHNLA:1;             /* deprecated name - please avoid */
#endif
#ifndef USE_FIELD_ALIASES_FR
         uint16_t  CHB:1;             /* Channel Assignment */
#else
         uint16_t  CHNLB:1;             /* deprecated name - please avoid */
#endif
         uint16_t  CCFE:1;            /* Cycle Counter Filtering Enable */
         uint16_t  CCFMSK:6;          /* Cycle Counter Filtering Mask */
         uint16_t  CCFVAL:6;          /* Cycle Counter Filtering Value */
      } B;
   } FR_MBCCFR_16B_tag;


   /* Register layout for all registers MBFIDR... */

   typedef union {   /* Message Buffer Frame ID Register */
      uint16_t R;
      struct {
         uint16_t:5;
         uint16_t  FID:11;            /* Frame ID */
      } B;
   } FR_MBFIDR_16B_tag;


   /* Register layout for all registers MBIDXR... */

   typedef union {   /* Message Buffer Index Register */
      uint16_t R;
      struct {
         uint16_t:9;
         uint16_t  MBIDX:7;           /* Message Buffer Index */
      } B;
   } FR_MBIDXR_16B_tag;


   /* Register layout for generated register(s) NMVR... */

   typedef union {   /*  */
      uint16_t R;
   } FR_NMVR_16B_tag;




   /* Register layout for generated register(s) SSCR... */

   typedef union {   /*  */
      uint16_t R;
   } FR_SSCR_16B_tag;


   typedef struct FR_MB_struct_tag {

                 /* Message Buffer Configuration Control Status Register */
      FR_MBCCSR_16B_tag MBCCSR;           /* relative offset: 0x0000 */
                         /* Message Buffer Cycle Counter Filter Register */
      FR_MBCCFR_16B_tag MBCCFR;           /* relative offset: 0x0002 */
                                     /* Message Buffer Frame ID Register */
      FR_MBFIDR_16B_tag MBFIDR;           /* relative offset: 0x0004 */
                                        /* Message Buffer Index Register */
      FR_MBIDXR_16B_tag MBIDXR;           /* relative offset: 0x0006 */

   } FR_MB_tag;


   typedef struct FR_struct_tag { /* start of FR_tag */
                                                /* Module Version Number */
      FR_MVR_16B_tag MVR;                  /* offset: 0x0000 size: 16 bit */
                                        /* Module Configuration Register */
      FR_MCR_16B_tag MCR;                  /* offset: 0x0002 size: 16 bit */
      union {
         FR_SYMBADHR_16B_tag SYSBADHR;     /* deprecated - please avoid */

                                      /* SYSTEM MEMORY BASE ADD HIGH REG */
         FR_SYMBADHR_16B_tag SYMBADHR;     /* offset: 0x0004 size: 16 bit */

      };
      union {
         FR_SYMBADLR_16B_tag SYSBADLR;     /* deprecated - please avoid */

                                      /* SYSTEM MEMORY BASE ADD LOW  REG */
         FR_SYMBADLR_16B_tag SYMBADLR;     /* offset: 0x0006 size: 16 bit */

      };
                                       /* STROBE SIGNAL CONTROL REGISTER */
      FR_STBSCR_16B_tag STBSCR;            /* offset: 0x0008 size: 16 bit */
      int8_t FR_reserved_000A[2];
                                    /* MESSAGE BUFFER DATA SIZE REGISTER */
      FR_MBDSR_16B_tag MBDSR;              /* offset: 0x000C size: 16 bit */
                             /* MESS. BUFFER SEG. SIZE & UTILISATION REG */
      FR_MBSSUTR_16B_tag MBSSUTR;          /* offset: 0x000E size: 16 bit */
      union {
                                              /* PE DRAM ACCESS REGISTER */
         FR_PEDRAR_16B_tag PEDRAR;         /* offset: 0x0010 size: 16 bit */

         FR_PEDRAR_16B_tag PADR;           /* deprecated - please avoid */

      };
      union {
                                                /* PE DRAM DATA REGISTER */
         FR_PEDRDR_16B_tag PEDRDR;         /* offset: 0x0012 size: 16 bit */

         FR_PEDRDR_16B_tag PDAR;           /* deprecated - please avoid */

      };
                                       /* PROTOCOL OPERATION CONTROL REG */
      FR_POCR_16B_tag POCR;                /* offset: 0x0014 size: 16 bit */
                                   /* GLOBAL INTERRUPT FLAG & ENABLE REG */
      FR_GIFER_16B_tag GIFER;              /* offset: 0x0016 size: 16 bit */
                                   /* PROTOCOL INTERRUPT FLAG REGISTER 0 */
      FR_PIFR0_16B_tag PIFR0;              /* offset: 0x0018 size: 16 bit */
                                   /* PROTOCOL INTERRUPT FLAG REGISTER 1 */
      FR_PIFR1_16B_tag PIFR1;              /* offset: 0x001A size: 16 bit */
                                 /* PROTOCOL INTERRUPT ENABLE REGISTER 0 */
      FR_PIER0_16B_tag PIER0;              /* offset: 0x001C size: 16 bit */
                                 /* PROTOCOL INTERRUPT ENABLE REGISTER 1 */
      FR_PIER1_16B_tag PIER1;              /* offset: 0x001E size: 16 bit */
                                              /* CHI ERROR FLAG REGISTER */
      FR_CHIERFR_16B_tag CHIERFR;          /* offset: 0x0020 size: 16 bit */
                             /* Message Buffer Interrupt Vector Register */
      FR_MBIVEC_16B_tag MBIVEC;            /* offset: 0x0022 size: 16 bit */
                              /* Channel A Status Error Counter Register */
      FR_CASERCR_16B_tag CASERCR;          /* offset: 0x0024 size: 16 bit */
                              /* Channel B Status Error Counter Register */
      FR_CBSERCR_16B_tag CBSERCR;          /* offset: 0x0026 size: 16 bit */
                                           /* Protocol Status Register 0 */
      FR_PSR0_16B_tag PSR0;                /* offset: 0x0028 size: 16 bit */
                                           /* Protocol Status Register 1 */
      FR_PSR1_16B_tag PSR1;                /* offset: 0x002A size: 16 bit */
                                           /* Protocol Status Register 2 */
      FR_PSR2_16B_tag PSR2;                /* offset: 0x002C size: 16 bit */
                                           /* Protocol Status Register 3 */
      FR_PSR3_16B_tag PSR3;                /* offset: 0x002E size: 16 bit */
                                           /* Macrotick Counter Register */
      FR_MTCTR_16B_tag MTCTR;              /* offset: 0x0030 size: 16 bit */
                                               /* Cycle Counter Register */
      FR_CYCTR_16B_tag CYCTR;              /* offset: 0x0032 size: 16 bit */
                                      /* Slot Counter Channel A Register */
      FR_SLTCTAR_16B_tag SLTCTAR;          /* offset: 0x0034 size: 16 bit */
                                      /* Slot Counter Channel B Register */
      FR_SLTCTBR_16B_tag SLTCTBR;          /* offset: 0x0036 size: 16 bit */
                                       /* Rate Correction Value Register */
      FR_RTCORVR_16B_tag RTCORVR;          /* offset: 0x0038 size: 16 bit */
                                     /* Offset Correction Value Register */
      FR_OFCORVR_16B_tag OFCORVR;          /* offset: 0x003A size: 16 bit */
      union {
         FR_CIFR_16B_tag CIFRR;            /* deprecated - please avoid */

                                     /* Combined Interrupt Flag Register */
         FR_CIFR_16B_tag CIFR;             /* offset: 0x003C size: 16 bit */

      };
                               /* System Memory Access Time-Out Register */
      FR_SYMATOR_16B_tag SYMATOR;          /* offset: 0x003E size: 16 bit */
                                          /* Sync Frame Counter Register */
      FR_SFCNTR_16B_tag SFCNTR;            /* offset: 0x0040 size: 16 bit */
                                     /* Sync Frame Table Offset Register */
      FR_SFTOR_16B_tag SFTOR;              /* offset: 0x0042 size: 16 bit */
             /* Sync Frame Table Configuration, Control, Status Register */
      FR_SFTCCSR_16B_tag SFTCCSR;          /* offset: 0x0044 size: 16 bit */
                                       /* Sync Frame ID Rejection Filter */
      FR_SFIDRFR_16B_tag SFIDRFR;          /* offset: 0x0046 size: 16 bit */
                       /* Sync Frame ID Acceptance Filter Value Register */
      FR_SFIDAFVR_16B_tag SFIDAFVR;        /* offset: 0x0048 size: 16 bit */
                        /* Sync Frame ID Acceptance Filter Mask Register */
      FR_SFIDAFMR_16B_tag SFIDAFMR;        /* offset: 0x004A size: 16 bit */
      union {
         FR_NMVR_16B_tag NMVR[6];          /* offset: 0x004C  (0x0002 x 6) */

         struct {
                                  /* Network Management Vector Register0 */
            FR_NMVR0_16B_tag NMVR0;        /* offset: 0x004C size: 16 bit */
                                  /* Network Management Vector Register1 */
            FR_NMVR1_16B_tag NMVR1;        /* offset: 0x004E size: 16 bit */
                                  /* Network Management Vector Register2 */
            FR_NMVR2_16B_tag NMVR2;        /* offset: 0x0050 size: 16 bit */
                                  /* Network Management Vector Register3 */
            FR_NMVR3_16B_tag NMVR3;        /* offset: 0x0052 size: 16 bit */
                                  /* Network Management Vector Register4 */
            FR_NMVR4_16B_tag NMVR4;        /* offset: 0x0054 size: 16 bit */
                                  /* Network Management Vector Register5 */
            FR_NMVR5_16B_tag NMVR5;        /* offset: 0x0056 size: 16 bit */
         };

      };
                            /* Network Management Vector Length Register */
      FR_NMVLR_16B_tag NMVLR;              /* offset: 0x0058 size: 16 bit */
                             /* Timer Configuration and Control Register */
      FR_TICCR_16B_tag TICCR;              /* offset: 0x005A size: 16 bit */
                                           /* Timer 1 Cycle Set Register */
      FR_TI1CYSR_16B_tag TI1CYSR;          /* offset: 0x005C size: 16 bit */
      union {
                                    /* Timer 1 Macrotick Offset Register */
         FR_TI1MTOR_16B_tag TI1MTOR;       /* offset: 0x005E size: 16 bit */

         FR_TI1MTOR_16B_tag T1MTOR;        /* deprecated - please avoid */

      };
                                     /* Timer 2 Configuration Register 0 */
      FR_TI2CR0_16B_tag TI2CR0;            /* offset: 0x0060 size: 16 bit */
                                     /* Timer 2 Configuration Register 1 */
      FR_TI2CR1_16B_tag TI2CR1;            /* offset: 0x0062 size: 16 bit */
                                       /* Slot Status Selection Register */
      FR_SSSR_16B_tag SSSR;                /* offset: 0x0064 size: 16 bit */
                               /* Slot Status Counter Condition Register */
      FR_SSCCR_16B_tag SSCCR;              /* offset: 0x0066 size: 16 bit */
      union {
         FR_SSR_16B_tag SSR[8];            /* offset: 0x0068  (0x0002 x 8) */

         struct {
                                                /* Slot Status Register0 */
            FR_SSR_16B_tag SSR0;          /* offset: 0x0068 size: 16 bit */
                                                /* Slot Status Register1 */
            FR_SSR_16B_tag SSR1;          /* offset: 0x006A size: 16 bit */
                                                /* Slot Status Register2 */
            FR_SSR_16B_tag SSR2;          /* offset: 0x006C size: 16 bit */
                                                /* Slot Status Register3 */
            FR_SSR_16B_tag SSR3;          /* offset: 0x006E size: 16 bit */
                                                /* Slot Status Register4 */
            FR_SSR_16B_tag SSR4;          /* offset: 0x0070 size: 16 bit */
                                                /* Slot Status Register5 */
            FR_SSR_16B_tag SSR5;          /* offset: 0x0072 size: 16 bit */
                                                /* Slot Status Register6 */
            FR_SSR_16B_tag SSR6;          /* offset: 0x0074 size: 16 bit */
                                                /* Slot Status Register7 */
            FR_SSR_16B_tag SSR7;          /* offset: 0x0076 size: 16 bit */
         };

      };
      union {
         FR_SSCR_16B_tag SSCR[4];          /* offset: 0x0078  (0x0002 x 4) */

         struct {
                                        /* Slot Status Counter Register0 */
            FR_SSCR0_16B_tag SSCR0;        /* offset: 0x0078 size: 16 bit */
                                        /* Slot Status Counter Register1 */
            FR_SSCR1_16B_tag SSCR1;        /* offset: 0x007A size: 16 bit */
                                        /* Slot Status Counter Register2 */
            FR_SSCR2_16B_tag SSCR2;        /* offset: 0x007C size: 16 bit */
                                        /* Slot Status Counter Register3 */
            FR_SSCR3_16B_tag SSCR3;        /* offset: 0x007E size: 16 bit */
         };

      };
                                         /* MTS A Configuration Register */
      FR_MTSACFR_16B_tag MTSACFR;          /* offset: 0x0080 size: 16 bit */
                                         /* MTS B Configuration Register */
      FR_MTSBCFR_16B_tag MTSBCFR;          /* offset: 0x0082 size: 16 bit */
                                 /* Receive Shadow Buffer Index Register */
      FR_RSBIR_16B_tag RSBIR;              /* offset: 0x0084 size: 16 bit */
      union {
                        /* Receive FIFO Watermark and Selection Register */
         FR_RFWMSR_16B_tag RFWMSR;         /* offset: 0x0086 size: 16 bit */

         FR_RFWMSR_16B_tag RFSR;           /* deprecated - please avoid */

      };
      union {
         FR_RF_RFSIR_16B_tag RFSIR;        /* deprecated - please avoid */

                                    /* Receive FIFO Start Index Register */
         FR_RF_RFSIR_16B_tag RF_RFSIR;     /* offset: 0x0088 size: 16 bit */

      };
                                 /* Receive FIFO Depth and Size Register */
      FR_RFDSR_16B_tag RFDSR;              /* offset: 0x008A size: 16 bit */
                                   /* Receive FIFO A Read Index Register */
      FR_RFARIR_16B_tag RFARIR;            /* offset: 0x008C size: 16 bit */
                                   /* Receive FIFO B Read Index Register */
      FR_RFBRIR_16B_tag RFBRIR;            /* offset: 0x008E size: 16 bit */
             /* Receive FIFO Message ID Acceptance Filter Value Register */
      FR_RFMIDAFVR_16B_tag RFMIDAFVR;      /* offset: 0x0090 size: 16 bit */
      union {
              /* Receive FIFO Message ID Acceptance Filter Mask Register */
         FR_RFMIDAFMR_16B_tag RFMIDAFMR;   /* offset: 0x0092 size: 16 bit */

         FR_RFMIDAFMR_16B_tag RFMIAFMR;    /* deprecated - please avoid */

      };
                /* Receive FIFO Frame ID Rejection Filter Value Register */
      FR_RFFIDRFVR_16B_tag RFFIDRFVR;      /* offset: 0x0094 size: 16 bit */
                 /* Receive FIFO Frame ID Rejection Filter Mask Register */
      FR_RFFIDRFMR_16B_tag RFFIDRFMR;      /* offset: 0x0096 size: 16 bit */
                     /* Receive FIFO Range Filter Configuration Register */
      FR_RFRFCFR_16B_tag RFRFCFR;          /* offset: 0x0098 size: 16 bit */
                           /* Receive FIFO Range Filter Control Register */
      FR_RFRFCTR_16B_tag RFRFCTR;          /* offset: 0x009A size: 16 bit */
                        /* Last Dynamic Transmit Slot Channel A Register */
      FR_LDTXSLAR_16B_tag LDTXSLAR;        /* offset: 0x009C size: 16 bit */
                        /* Last Dynamic Transmit Slot Channel B Register */
      FR_LDTXSLBR_16B_tag LDTXSLBR;        /* offset: 0x009E size: 16 bit */
                                    /* Protocol Configuration Register 0 */
      FR_PCR0_16B_tag PCR0;                /* offset: 0x00A0 size: 16 bit */
                                    /* Protocol Configuration Register 1 */
      FR_PCR1_16B_tag PCR1;                /* offset: 0x00A2 size: 16 bit */
                                    /* Protocol Configuration Register 2 */
      FR_PCR2_16B_tag PCR2;                /* offset: 0x00A4 size: 16 bit */
                                    /* Protocol Configuration Register 3 */
      FR_PCR3_16B_tag PCR3;                /* offset: 0x00A6 size: 16 bit */
                                    /* Protocol Configuration Register 4 */
      FR_PCR4_16B_tag PCR4;                /* offset: 0x00A8 size: 16 bit */
                                    /* Protocol Configuration Register 5 */
      FR_PCR5_16B_tag PCR5;                /* offset: 0x00AA size: 16 bit */
                                    /* Protocol Configuration Register 6 */
      FR_PCR6_16B_tag PCR6;                /* offset: 0x00AC size: 16 bit */
                                    /* Protocol Configuration Register 7 */
      FR_PCR7_16B_tag PCR7;                /* offset: 0x00AE size: 16 bit */
                                    /* Protocol Configuration Register 8 */
      FR_PCR8_16B_tag PCR8;                /* offset: 0x00B0 size: 16 bit */
                                    /* Protocol Configuration Register 9 */
      FR_PCR9_16B_tag PCR9;                /* offset: 0x00B2 size: 16 bit */
                                   /* Protocol Configuration Register 10 */
      FR_PCR10_16B_tag PCR10;              /* offset: 0x00B4 size: 16 bit */
                                   /* Protocol Configuration Register 11 */
      FR_PCR11_16B_tag PCR11;              /* offset: 0x00B6 size: 16 bit */
                                   /* Protocol Configuration Register 12 */
      FR_PCR12_16B_tag PCR12;              /* offset: 0x00B8 size: 16 bit */
                                   /* Protocol Configuration Register 13 */
      FR_PCR13_16B_tag PCR13;              /* offset: 0x00BA size: 16 bit */
                                   /* Protocol Configuration Register 14 */
      FR_PCR14_16B_tag PCR14;              /* offset: 0x00BC size: 16 bit */
                                   /* Protocol Configuration Register 15 */
      FR_PCR15_16B_tag PCR15;              /* offset: 0x00BE size: 16 bit */
                                   /* Protocol Configuration Register 16 */
      FR_PCR16_16B_tag PCR16;              /* offset: 0x00C0 size: 16 bit */
                                   /* Protocol Configuration Register 17 */
      FR_PCR17_16B_tag PCR17;              /* offset: 0x00C2 size: 16 bit */
                                   /* Protocol Configuration Register 18 */
      FR_PCR18_16B_tag PCR18;              /* offset: 0x00C4 size: 16 bit */
                                   /* Protocol Configuration Register 19 */
      FR_PCR19_16B_tag PCR19;              /* offset: 0x00C6 size: 16 bit */
                                   /* Protocol Configuration Register 20 */
      FR_PCR20_16B_tag PCR20;              /* offset: 0x00C8 size: 16 bit */
                                   /* Protocol Configuration Register 21 */
      FR_PCR21_16B_tag PCR21;              /* offset: 0x00CA size: 16 bit */
                                   /* Protocol Configuration Register 22 */
      FR_PCR22_16B_tag PCR22;              /* offset: 0x00CC size: 16 bit */
                                   /* Protocol Configuration Register 23 */
      FR_PCR23_16B_tag PCR23;              /* offset: 0x00CE size: 16 bit */
                                   /* Protocol Configuration Register 24 */
      FR_PCR24_16B_tag PCR24;              /* offset: 0x00D0 size: 16 bit */
                                   /* Protocol Configuration Register 25 */
      FR_PCR25_16B_tag PCR25;              /* offset: 0x00D2 size: 16 bit */
                                   /* Protocol Configuration Register 26 */
      FR_PCR26_16B_tag PCR26;              /* offset: 0x00D4 size: 16 bit */
                                   /* Protocol Configuration Register 27 */
      FR_PCR27_16B_tag PCR27;              /* offset: 0x00D6 size: 16 bit */
                                   /* Protocol Configuration Register 28 */
      FR_PCR28_16B_tag PCR28;              /* offset: 0x00D8 size: 16 bit */
                                   /* Protocol Configuration Register 29 */
      FR_PCR29_16B_tag PCR29;              /* offset: 0x00DA size: 16 bit */
                                   /* Protocol Configuration Register 30 */
      FR_PCR30_16B_tag PCR30;              /* offset: 0x00DC size: 16 bit */
      int8_t FR_reserved_00DE[10];
                /* Receive FIFO System Memory Base Address High Register */
      FR_RFSYMBHADR_16B_tag RFSYMBHADR;    /* offset: 0x00E8 size: 16 bit */
                 /* Receive FIFO System Memory Base Address Low Register */
      FR_RFSYMBLADR_16B_tag RFSYMBLADR;    /* offset: 0x00EA size: 16 bit */
                                 /* Receive FIFO Periodic Timer Register */
      FR_RFPTR_16B_tag RFPTR;              /* offset: 0x00EC size: 16 bit */
                       /* Receive FIFO Fill Level and Pop Count Register */
      FR_RFFLPCR_16B_tag RFFLPCR;          /* offset: 0x00EE size: 16 bit */
                         /* ECC Error Interrupt Flag and Enable Register */
      FR_EEIFER_16B_tag EEIFER;            /* offset: 0x00F0 size: 16 bit */
                      /* ECC Error Report and Injection Control Register */
      FR_EERICR_16B_tag EERICR;            /* offset: 0x00F2 size: 16 bit */
                                     /* ECC Error Report Adress Register */
      FR_EERAR_16B_tag EERAR;              /* offset: 0x00F4 size: 16 bit */
                                       /* ECC Error Report Data Register */
      FR_EERDR_16B_tag EERDR;              /* offset: 0x00F6 size: 16 bit */
                                       /* ECC Error Report Code Register */
      FR_EERCR_16B_tag EERCR;              /* offset: 0x00F8 size: 16 bit */
                                 /* ECC Error Injection Address Register */
      FR_EEIAR_16B_tag EEIAR;              /* offset: 0x00FA size: 16 bit */
                                    /* ECC Error Injection Data Register */
      FR_EEIDR_16B_tag EEIDR;              /* offset: 0x00FC size: 16 bit */
                                    /* ECC Error Injection Code Register */
      FR_EEICR_16B_tag EEICR;              /* offset: 0x00FE size: 16 bit */
      union {
                                                     /*  Register set MB */
         FR_MB_tag MB[64];                 /* offset: 0x0100  (0x0008 x 64) */
		 
		 FR_MB_tag MBCCS[64];                 /* offset: 0x0100  (0x0008 x 64) */

         struct {
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR0;     /* offset: 0x0100 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR0;     /* offset: 0x0102 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR0;     /* offset: 0x0104 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR0;     /* offset: 0x0106 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR1;     /* offset: 0x0108 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR1;     /* offset: 0x010A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR1;     /* offset: 0x010C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR1;     /* offset: 0x010E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR2;     /* offset: 0x0110 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR2;     /* offset: 0x0112 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR2;     /* offset: 0x0114 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR2;     /* offset: 0x0116 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR3;     /* offset: 0x0118 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR3;     /* offset: 0x011A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR3;     /* offset: 0x011C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR3;     /* offset: 0x011E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR4;     /* offset: 0x0120 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR4;     /* offset: 0x0122 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR4;     /* offset: 0x0124 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR4;     /* offset: 0x0126 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR5;     /* offset: 0x0128 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR5;     /* offset: 0x012A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR5;     /* offset: 0x012C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR5;     /* offset: 0x012E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR6;     /* offset: 0x0130 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR6;     /* offset: 0x0132 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR6;     /* offset: 0x0134 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR6;     /* offset: 0x0136 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR7;     /* offset: 0x0138 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR7;     /* offset: 0x013A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR7;     /* offset: 0x013C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR7;     /* offset: 0x013E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR8;     /* offset: 0x0140 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR8;     /* offset: 0x0142 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR8;     /* offset: 0x0144 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR8;     /* offset: 0x0146 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR9;     /* offset: 0x0148 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR9;     /* offset: 0x014A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR9;     /* offset: 0x014C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR9;     /* offset: 0x014E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR10;    /* offset: 0x0150 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR10;    /* offset: 0x0152 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR10;    /* offset: 0x0154 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR10;    /* offset: 0x0156 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR11;    /* offset: 0x0158 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR11;    /* offset: 0x015A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR11;    /* offset: 0x015C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR11;    /* offset: 0x015E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR12;    /* offset: 0x0160 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR12;    /* offset: 0x0162 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR12;    /* offset: 0x0164 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR12;    /* offset: 0x0166 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR13;    /* offset: 0x0168 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR13;    /* offset: 0x016A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR13;    /* offset: 0x016C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR13;    /* offset: 0x016E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR14;    /* offset: 0x0170 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR14;    /* offset: 0x0172 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR14;    /* offset: 0x0174 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR14;    /* offset: 0x0176 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR15;    /* offset: 0x0178 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR15;    /* offset: 0x017A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR15;    /* offset: 0x017C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR15;    /* offset: 0x017E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR16;    /* offset: 0x0180 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR16;    /* offset: 0x0182 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR16;    /* offset: 0x0184 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR16;    /* offset: 0x0186 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR17;    /* offset: 0x0188 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR17;    /* offset: 0x018A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR17;    /* offset: 0x018C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR17;    /* offset: 0x018E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR18;    /* offset: 0x0190 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR18;    /* offset: 0x0192 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR18;    /* offset: 0x0194 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR18;    /* offset: 0x0196 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR19;    /* offset: 0x0198 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR19;    /* offset: 0x019A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR19;    /* offset: 0x019C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR19;    /* offset: 0x019E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR20;    /* offset: 0x01A0 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR20;    /* offset: 0x01A2 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR20;    /* offset: 0x01A4 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR20;    /* offset: 0x01A6 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR21;    /* offset: 0x01A8 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR21;    /* offset: 0x01AA size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR21;    /* offset: 0x01AC size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR21;    /* offset: 0x01AE size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR22;    /* offset: 0x01B0 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR22;    /* offset: 0x01B2 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR22;    /* offset: 0x01B4 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR22;    /* offset: 0x01B6 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR23;    /* offset: 0x01B8 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR23;    /* offset: 0x01BA size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR23;    /* offset: 0x01BC size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR23;    /* offset: 0x01BE size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR24;    /* offset: 0x01C0 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR24;    /* offset: 0x01C2 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR24;    /* offset: 0x01C4 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR24;    /* offset: 0x01C6 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR25;    /* offset: 0x01C8 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR25;    /* offset: 0x01CA size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR25;    /* offset: 0x01CC size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR25;    /* offset: 0x01CE size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR26;    /* offset: 0x01D0 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR26;    /* offset: 0x01D2 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR26;    /* offset: 0x01D4 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR26;    /* offset: 0x01D6 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR27;    /* offset: 0x01D8 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR27;    /* offset: 0x01DA size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR27;    /* offset: 0x01DC size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR27;    /* offset: 0x01DE size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR28;    /* offset: 0x01E0 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR28;    /* offset: 0x01E2 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR28;    /* offset: 0x01E4 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR28;    /* offset: 0x01E6 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR29;    /* offset: 0x01E8 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR29;    /* offset: 0x01EA size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR29;    /* offset: 0x01EC size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR29;    /* offset: 0x01EE size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR30;    /* offset: 0x01F0 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR30;    /* offset: 0x01F2 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR30;    /* offset: 0x01F4 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR30;    /* offset: 0x01F6 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR31;    /* offset: 0x01F8 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR31;    /* offset: 0x01FA size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR31;    /* offset: 0x01FC size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR31;    /* offset: 0x01FE size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR32;    /* offset: 0x0200 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR32;    /* offset: 0x0202 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR32;    /* offset: 0x0204 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR32;    /* offset: 0x0206 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR33;    /* offset: 0x0208 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR33;    /* offset: 0x020A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR33;    /* offset: 0x020C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR33;    /* offset: 0x020E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR34;    /* offset: 0x0210 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR34;    /* offset: 0x0212 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR34;    /* offset: 0x0214 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR34;    /* offset: 0x0216 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR35;    /* offset: 0x0218 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR35;    /* offset: 0x021A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR35;    /* offset: 0x021C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR35;    /* offset: 0x021E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR36;    /* offset: 0x0220 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR36;    /* offset: 0x0222 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR36;    /* offset: 0x0224 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR36;    /* offset: 0x0226 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR37;    /* offset: 0x0228 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR37;    /* offset: 0x022A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR37;    /* offset: 0x022C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR37;    /* offset: 0x022E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR38;    /* offset: 0x0230 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR38;    /* offset: 0x0232 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR38;    /* offset: 0x0234 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR38;    /* offset: 0x0236 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR39;    /* offset: 0x0238 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR39;    /* offset: 0x023A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR39;    /* offset: 0x023C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR39;    /* offset: 0x023E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR40;    /* offset: 0x0240 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR40;    /* offset: 0x0242 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR40;    /* offset: 0x0244 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR40;    /* offset: 0x0246 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR41;    /* offset: 0x0248 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR41;    /* offset: 0x024A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR41;    /* offset: 0x024C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR41;    /* offset: 0x024E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR42;    /* offset: 0x0250 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR42;    /* offset: 0x0252 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR42;    /* offset: 0x0254 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR42;    /* offset: 0x0256 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR43;    /* offset: 0x0258 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR43;    /* offset: 0x025A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR43;    /* offset: 0x025C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR43;    /* offset: 0x025E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR44;    /* offset: 0x0260 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR44;    /* offset: 0x0262 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR44;    /* offset: 0x0264 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR44;    /* offset: 0x0266 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR45;    /* offset: 0x0268 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR45;    /* offset: 0x026A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR45;    /* offset: 0x026C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR45;    /* offset: 0x026E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR46;    /* offset: 0x0270 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR46;    /* offset: 0x0272 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR46;    /* offset: 0x0274 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR46;    /* offset: 0x0276 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR47;    /* offset: 0x0278 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR47;    /* offset: 0x027A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR47;    /* offset: 0x027C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR47;    /* offset: 0x027E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR48;    /* offset: 0x0280 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR48;    /* offset: 0x0282 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR48;    /* offset: 0x0284 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR48;    /* offset: 0x0286 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR49;    /* offset: 0x0288 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR49;    /* offset: 0x028A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR49;    /* offset: 0x028C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR49;    /* offset: 0x028E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR50;    /* offset: 0x0290 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR50;    /* offset: 0x0292 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR50;    /* offset: 0x0294 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR50;    /* offset: 0x0296 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR51;    /* offset: 0x0298 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR51;    /* offset: 0x029A size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR51;    /* offset: 0x029C size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR51;    /* offset: 0x029E size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR52;    /* offset: 0x02A0 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR52;    /* offset: 0x02A2 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR52;    /* offset: 0x02A4 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR52;    /* offset: 0x02A6 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR53;    /* offset: 0x02A8 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR53;    /* offset: 0x02AA size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR53;    /* offset: 0x02AC size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR53;    /* offset: 0x02AE size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR54;    /* offset: 0x02B0 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR54;    /* offset: 0x02B2 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR54;    /* offset: 0x02B4 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR54;    /* offset: 0x02B6 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR55;    /* offset: 0x02B8 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR55;    /* offset: 0x02BA size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR55;    /* offset: 0x02BC size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR55;    /* offset: 0x02BE size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR56;    /* offset: 0x02C0 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR56;    /* offset: 0x02C2 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR56;    /* offset: 0x02C4 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR56;    /* offset: 0x02C6 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR57;    /* offset: 0x02C8 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR57;    /* offset: 0x02CA size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR57;    /* offset: 0x02CC size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR57;    /* offset: 0x02CE size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR58;    /* offset: 0x02D0 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR58;    /* offset: 0x02D2 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR58;    /* offset: 0x02D4 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR58;    /* offset: 0x02D6 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR59;    /* offset: 0x02D8 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR59;    /* offset: 0x02DA size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR59;    /* offset: 0x02DC size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR59;    /* offset: 0x02DE size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR60;    /* offset: 0x02E0 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR60;    /* offset: 0x02E2 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR60;    /* offset: 0x02E4 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR60;    /* offset: 0x02E6 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR61;    /* offset: 0x02E8 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR61;    /* offset: 0x02EA size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR61;    /* offset: 0x02EC size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR61;    /* offset: 0x02EE size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR62;    /* offset: 0x02F0 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR62;    /* offset: 0x02F2 size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR62;    /* offset: 0x02F4 size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR62;    /* offset: 0x02F6 size: 16 bit */
                 /* Message Buffer Configuration Control Status Register */
            FR_MBCCSR_16B_tag MBCCSR63;    /* offset: 0x02F8 size: 16 bit */
                         /* Message Buffer Cycle Counter Filter Register */
            FR_MBCCFR_16B_tag MBCCFR63;    /* offset: 0x02FA size: 16 bit */
                                     /* Message Buffer Frame ID Register */
            FR_MBFIDR_16B_tag MBFIDR63;    /* offset: 0x02FC size: 16 bit */
                                        /* Message Buffer Index Register */
            FR_MBIDXR_16B_tag MBIDXR63;    /* offset: 0x02FE size: 16 bit */
         };

      };
   } FR_tag;


#define FR    (*(volatile FR_tag *) 0xFFFE0000UL)





#ifdef __MWERKS__
#pragma pop
#endif

#ifdef __cplusplus
}
#endif
#endif /* ASM */
#endif /* _leopard_H_*/

/* End of file */