summaryrefslogtreecommitdiffstats
path: root/c/src/exec/rtems/src/cache.c
blob: 82d6410a926e64bd84591b7fe7ce18378c3013e7 (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
/*  cache.c
 *
 *  Cache Manager
 *
 *  COPYRIGHT (c) 1989-1999.
 *  On-Line Applications Research Corporation (OAR).
 *
 *  The license and distribution terms for this file may be
 *  found in the file LICENSE in this distribution or at
 *  http://www.OARcorp.com/rtems/license.html.
 *
 *  
 *  The functions in this file define the API to the RTEMS Cache Manager and
 *  are divided into data cache and instruction cache functions. Data cache
 *  functions are only declared if a data cache is supported. Instruction
 *  cache functions are only declared if an instruction cache is supported.
 *  Support for a particular cache exists only if _CPU_x_CACHE_ALIGNMENT is
 *  defined, where x E {DATA, INST}. These definitions are found in the CPU
 *  dependent source files in the supercore, often
 *  
 *  rtems/c/src/exec/score/cpu/CPU/rtems/score/CPU.h
 *  
 *  The functions below are implemented with CPU dependent inline routines
 *  also found in the above file. In the event that a CPU does not support a
 *  specific function, the CPU dependent routine does nothing (but does exist).
 *  
 *  At this point, the Cache Manager makes no considerations, and provides no
 *  support for BSP specific issues such as a secondary cache. In such a system,
 *  the CPU dependent routines would have to be modified, or a BSP layer added
 *  to this Manager.
 */

#include <rtems/system.h>
#include <sys/types.h>
#include <rtems/rtems/cache.h>


/*
 * THESE FUNCTIONS ONLY EXIST IF WE HAVE A DATA CACHE
 */
#if defined(_CPU_DATA_CACHE_ALIGNMENT)

/*
 * This function is called to flush the data cache by performing cache
 * copybacks. It must determine how many cache lines need to be copied
 * back and then perform the copybacks.
 */
void
rtems_flush_multiple_data_cache_lines( const void * d_addr, size_t n_bytes )
{
    const void * final_address;
   /*
    * Set d_addr to the beginning of the cache line; final_address indicates
    * the last address_t which needs to be pushed. Increment d_addr and push
    * the resulting line until final_address is passed.
    */
    final_address = (void *)((size_t)d_addr + n_bytes - 1);
    d_addr = (void *)((size_t)d_addr & ~(_CPU_DATA_CACHE_ALIGNMENT - 1));
    while( d_addr <= final_address )  {
        _CPU_flush_1_data_cache_line( d_addr );
        d_addr = (void *)((size_t)d_addr + _CPU_DATA_CACHE_ALIGNMENT);
    }
}


/*
 * This function is responsible for performing a data cache invalidate.
 * It must determine how many cache lines need to be invalidated and then
 * perform the invalidations.
 */
void
rtems_invalidate_multiple_data_cache_lines( const void * d_addr, size_t n_bytes )
{
    const void * final_address;
   /*
    * Set d_addr to the beginning of the cache line; final_address indicates
    * the last address_t which needs to be invalidated. Increment d_addr and
    * invalidate the resulting line until final_address is passed.
    */
    final_address = (void *)((size_t)d_addr + n_bytes - 1);
    d_addr = (void *)((size_t)d_addr & ~(_CPU_DATA_CACHE_ALIGNMENT - 1));
    while( final_address > d_addr ) {
        _CPU_invalidate_1_data_cache_line( d_addr );
        d_addr = (void *)((size_t)d_addr + _CPU_DATA_CACHE_ALIGNMENT);
    }
}


/*
 * This function is responsible for performing a data cache flush.
 * It flushes the entire cache.
 */
void
rtems_flush_entire_data_cache( void )
{
   /*
    * Call the CPU-specific routine
    */
   _CPU_flush_entire_data_cache();
      
}


/*
 * This function is responsible for performing a data cache
 * invalidate. It invalidates the entire cache.
 */
void
rtems_invalidate_entire_data_cache( void )
{
   /*
    * Call the CPU-specific routine
    */
   _CPU_invalidate_entire_data_cache();
}


/*
 * This function returns the data cache granularity.
 */
int
rtems_get_data_cache_line_size( void )
{
	return _CPU_DATA_CACHE_ALIGNMENT;
}


/*
 * This function freezes the data cache; cache lines
 * are not replaced.
 */
void
rtems_freeze_data_cache( void )
{
	_CPU_freeze_data_cache();
}


/*
 * This function unfreezes the instruction cache.
 */
void rtems_unfreeze_data_cache( void )
{
	_CPU_unfreeze_data_cache();
}


/* Turn on the data cache. */
void
rtems_enable_data_cache( void )
{
	_CPU_enable_data_cache();
}


/* Turn off the data cache. */
void
rtems_disable_data_cache( void )
{
	_CPU_disable_data_cache();
}
#endif



/*
 * THESE FUNCTIONS ONLY EXIST IF WE HAVE AN INSTRUCTION CACHE
 */
#if defined(_CPU_INST_CACHE_ALIGNMENT)

/*
 * This function is responsible for performing an instruction cache
 * invalidate. It must determine how many cache lines need to be invalidated
 * and then perform the invalidations.
 */
void
rtems_invalidate_multiple_inst_cache_lines( const void * i_addr, size_t n_bytes )
{
    const void * final_address;
   /*
    * Set i_addr to the beginning of the cache line; final_address indicates
    * the last address_t which needs to be invalidated. Increment i_addr and
    * invalidate the resulting line until final_address is passed.
    */
    final_address = (void *)((size_t)i_addr + n_bytes - 1);
    i_addr = (void *)((size_t)i_addr & ~(_CPU_INST_CACHE_ALIGNMENT - 1));
    while( final_address > i_addr ) {
        _CPU_invalidate_1_inst_cache_line( i_addr );
        i_addr = (void *)((size_t)i_addr + _CPU_INST_CACHE_ALIGNMENT);
    }
}


/*
 * This function is responsible for performing an instruction cache
 * invalidate. It invalidates the entire cache.
 */
void
rtems_invalidate_entire_inst_cache( void )
{
   /*
    * Call the CPU-specific routine
    */
   _CPU_invalidate_entire_inst_cache();
}


/*
 * This function returns the instruction cache granularity.
 */
int
rtems_get_inst_cache_line_size( void )
{
	return _CPU_INST_CACHE_ALIGNMENT;
}


/*
 * This function freezes the instruction cache; cache lines
 * are not replaced.
 */
void
rtems_freeze_inst_cache( void )
{
	_CPU_freeze_inst_cache();
}


/*
 * This function unfreezes the instruction cache.
 */
void rtems_unfreeze_inst_cache( void )
{
	_CPU_unfreeze_inst_cache();
}


/* Turn on the instruction cache. */
void
rtems_enable_inst_cache( void )
{
	_CPU_enable_inst_cache();
}


/* Turn off the instruction cache. */
void
rtems_disable_inst_cache( void )
{
	_CPU_disable_inst_cache();
}
#endif