/** * @file * * @brief LM32 CPU Department Source * * This include file contains information pertaining to the LM32 * processor. */ /* * COPYRIGHT (c) 1989-2008. * On-Line Applications Research Corporation (OAR). * * The license and distribution terms for this file may be * found in the file LICENSE in this distribution or at * http://www.rtems.org/license/LICENSE. */ #ifndef _RTEMS_SCORE_CPU_H #define _RTEMS_SCORE_CPU_H #ifdef __cplusplus extern "C" { #endif #include #include /* conditional compilation parameters */ /** * Does RTEMS manage a dedicated interrupt stack in software? * * If TRUE, then a stack is allocated in @ref _ISR_Handler_initialization. * If FALSE, nothing is done. * * If the CPU supports a dedicated interrupt stack in hardware, * then it is generally the responsibility of the BSP to allocate it * and set it up. * * If the CPU does not support a dedicated interrupt stack, then * the porter has two options: (1) execute interrupts on the * stack of the interrupted task, and (2) have RTEMS manage a dedicated * interrupt stack. * * If this is TRUE, @ref CPU_ALLOCATE_INTERRUPT_STACK should also be TRUE. * * Only one of @ref CPU_HAS_SOFTWARE_INTERRUPT_STACK and * @ref CPU_HAS_HARDWARE_INTERRUPT_STACK should be set to TRUE. It is * possible that both are FALSE for a particular CPU. Although it * is unclear what that would imply about the interrupt processing * procedure on that CPU. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_HAS_SOFTWARE_INTERRUPT_STACK TRUE /** * Does the CPU follow the simple vectored interrupt model? * * If TRUE, then RTEMS allocates the vector table it internally manages. * If FALSE, then the BSP is assumed to allocate and manage the vector * table * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_SIMPLE_VECTORED_INTERRUPTS TRUE /** * Does this CPU have hardware support for a dedicated interrupt stack? * * If TRUE, then it must be installed during initialization. * If FALSE, then no installation is performed. * * If this is TRUE, @ref CPU_ALLOCATE_INTERRUPT_STACK should also be TRUE. * * Only one of @ref CPU_HAS_SOFTWARE_INTERRUPT_STACK and * @ref CPU_HAS_HARDWARE_INTERRUPT_STACK should be set to TRUE. It is * possible that both are FALSE for a particular CPU. Although it * is unclear what that would imply about the interrupt processing * procedure on that CPU. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_HAS_HARDWARE_INTERRUPT_STACK FALSE /** * Does RTEMS allocate a dedicated interrupt stack in the Interrupt Manager? * * If TRUE, then the memory is allocated during initialization. * If FALSE, then the memory is allocated during initialization. * * This should be TRUE is CPU_HAS_SOFTWARE_INTERRUPT_STACK is TRUE. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_ALLOCATE_INTERRUPT_STACK TRUE /** * Does the RTEMS invoke the user's ISR with the vector number and * a pointer to the saved interrupt frame (1) or just the vector * number (0)? * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_ISR_PASSES_FRAME_POINTER TRUE /** * @def CPU_HARDWARE_FP * * Does the CPU have hardware floating point? * * If TRUE, then the RTEMS_FLOATING_POINT task attribute is supported. * If FALSE, then the RTEMS_FLOATING_POINT task attribute is ignored. * * If there is a FP coprocessor such as the i387 or mc68881, then * the answer is TRUE. * * The macro name "NO_CPU_HAS_FPU" should be made CPU specific. * It indicates whether or not this CPU model has FP support. For * example, it would be possible to have an i386_nofp CPU model * which set this to false to indicate that you have an i386 without * an i387 and wish to leave floating point support out of RTEMS. */ /** * @def CPU_SOFTWARE_FP * * Does the CPU have no hardware floating point and GCC provides a * software floating point implementation which must be context * switched? * * This feature conditional is used to indicate whether or not there * is software implemented floating point that must be context * switched. The determination of whether or not this applies * is very tool specific and the state saved/restored is also * compiler specific. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_HARDWARE_FP FALSE #define CPU_SOFTWARE_FP FALSE /** * Are all tasks RTEMS_FLOATING_POINT tasks implicitly? * * If TRUE, then the RTEMS_FLOATING_POINT task attribute is assumed. * If FALSE, then the RTEMS_FLOATING_POINT task attribute is followed. * * So far, the only CPUs in which this option has been used are the * HP PA-RISC and PowerPC. On the PA-RISC, The HP C compiler and * gcc both implicitly used the floating point registers to perform * integer multiplies. Similarly, the PowerPC port of gcc has been * seen to allocate floating point local variables and touch the FPU * even when the flow through a subroutine (like vfprintf()) might * not use floating point formats. * * If a function which you would not think utilize the FP unit DOES, * then one can not easily predict which tasks will use the FP hardware. * In this case, this option should be TRUE. * * If @ref CPU_HARDWARE_FP is FALSE, then this should be FALSE as well. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_ALL_TASKS_ARE_FP FALSE /** * Should the IDLE task have a floating point context? * * If TRUE, then the IDLE task is created as a RTEMS_FLOATING_POINT task * and it has a floating point context which is switched in and out. * If FALSE, then the IDLE task does not have a floating point context. * * Setting this to TRUE negatively impacts the time required to preempt * the IDLE task from an interrupt because the floating point context * must be saved as part of the preemption. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_IDLE_TASK_IS_FP FALSE /** * Should the saving of the floating point registers be deferred * until a context switch is made to another different floating point * task? * * If TRUE, then the floating point context will not be stored until * necessary. It will remain in the floating point registers and not * disturned until another floating point task is switched to. * * If FALSE, then the floating point context is saved when a floating * point task is switched out and restored when the next floating point * task is restored. The state of the floating point registers between * those two operations is not specified. * * If the floating point context does NOT have to be saved as part of * interrupt dispatching, then it should be safe to set this to TRUE. * * Setting this flag to TRUE results in using a different algorithm * for deciding when to save and restore the floating point context. * The deferred FP switch algorithm minimizes the number of times * the FP context is saved and restored. The FP context is not saved * until a context switch is made to another, different FP task. * Thus in a system with only one FP task, the FP context will never * be saved or restored. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_USE_DEFERRED_FP_SWITCH TRUE #define CPU_ENABLE_ROBUST_THREAD_DISPATCH FALSE /** * Does this port provide a CPU dependent IDLE task implementation? * * If TRUE, then the routine @ref _CPU_Thread_Idle_body * must be provided and is the default IDLE thread body instead of * @ref _CPU_Thread_Idle_body. * * If FALSE, then use the generic IDLE thread body if the BSP does * not provide one. * * This is intended to allow for supporting processors which have * a low power or idle mode. When the IDLE thread is executed, then * the CPU can be powered down. * * The order of precedence for selecting the IDLE thread body is: * * -# BSP provided * -# CPU dependent (if provided) * -# generic (if no BSP and no CPU dependent) * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_PROVIDES_IDLE_THREAD_BODY TRUE /** * Does the stack grow up (toward higher addresses) or down * (toward lower addresses)? * * If TRUE, then the grows upward. * If FALSE, then the grows toward smaller addresses. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_STACK_GROWS_UP FALSE /* L2 cache lines are 32 bytes in Milkymist SoC */ #define CPU_CACHE_LINE_BYTES 32 #define CPU_STRUCTURE_ALIGNMENT RTEMS_ALIGNED( CPU_CACHE_LINE_BYTES ) /** * @defgroup CPUEndian Processor Dependent Endianness Support * * This group assists in issues related to processor endianness. * */ /**@{**/ /** * Define what is required to specify how the network to host conversion * routines are handled. * * NOTE: @a CPU_BIG_ENDIAN and @a CPU_LITTLE_ENDIAN should NOT have the * same values. * * @see CPU_LITTLE_ENDIAN * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_BIG_ENDIAN TRUE /** * Define what is required to specify how the network to host conversion * routines are handled. * * NOTE: @ref CPU_BIG_ENDIAN and @ref CPU_LITTLE_ENDIAN should NOT have the * same values. * * @see CPU_BIG_ENDIAN * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_LITTLE_ENDIAN FALSE /** @} */ /** * @ingroup CPUInterrupt * The following defines the number of bits actually used in the * interrupt field of the task mode. How those bits map to the * CPU interrupt levels is defined by the routine @ref _CPU_ISR_Set_level. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_MODES_INTERRUPT_MASK 0x00000001 #define CPU_MAXIMUM_PROCESSORS 32 /* * Processor defined structures required for cpukit/score. * * Port Specific Information: * * XXX document implementation including references if appropriate */ /* may need to put some structures here. */ /** * @defgroup CPUContext Processor Dependent Context Management * * From the highest level viewpoint, there are 2 types of context to save. * * -# Interrupt registers to save * -# Task level registers to save * * Since RTEMS handles integer and floating point contexts separately, this * means we have the following 3 context items: * * -# task level context stuff:: Context_Control * -# floating point task stuff:: Context_Control_fp * -# special interrupt level context :: CPU_Interrupt_frame * * On some processors, it is cost-effective to save only the callee * preserved registers during a task context switch. This means * that the ISR code needs to save those registers which do not * persist across function calls. It is not mandatory to make this * distinctions between the caller/callee saves registers for the * purpose of minimizing context saved during task switch and on interrupts. * If the cost of saving extra registers is minimal, simplicity is the * choice. Save the same context on interrupt entry as for tasks in * this case. * * Additionally, if gdb is to be made aware of RTEMS tasks for this CPU, then * care should be used in designing the context area. * * On some CPUs with hardware floating point support, the Context_Control_fp * structure will not be used or it simply consist of an array of a * fixed number of bytes. This is done when the floating point context * is dumped by a "FP save context" type instruction and the format * is not really defined by the CPU. In this case, there is no need * to figure out the exact format -- only the size. Of course, although * this is enough information for RTEMS, it is probably not enough for * a debugger such as gdb. But that is another problem. * * Port Specific Information: * * XXX document implementation including references if appropriate */ /**@{**/ /** * This defines the minimal set of integer and processor state registers * that must be saved during a voluntary context switch from one thread * to another. */ typedef struct { uint32_t r11; uint32_t r12; uint32_t r13; uint32_t r14; uint32_t r15; uint32_t r16; uint32_t r17; uint32_t r18; uint32_t r19; uint32_t r20; uint32_t r21; uint32_t r22; uint32_t r23; uint32_t r24; uint32_t r25; uint32_t gp; uint32_t fp; uint32_t sp; uint32_t ra; uint32_t ie; uint32_t epc; } Context_Control; /** * * This macro returns the stack pointer associated with @a _context. * * @param[in] _context is the thread context area to access * * @return This method returns the stack pointer. */ #define _CPU_Context_Get_SP( _context ) \ (_context)->sp /** * This defines the complete set of floating point registers that must * be saved during any context switch from one thread to another. */ typedef struct { } Context_Control_fp; /** * This defines the set of integer and processor state registers that must * be saved during an interrupt. This set does not include any which are * in @ref Context_Control. */ typedef struct { uint32_t r1; uint32_t r2; uint32_t r3; uint32_t r4; uint32_t r5; uint32_t r6; uint32_t r7; uint32_t r8; uint32_t r9; uint32_t r10; uint32_t ra; uint32_t ba; uint32_t ea; } CPU_Interrupt_frame; /** * This variable is optional. It is used on CPUs on which it is difficult * to generate an "uninitialized" FP context. It is filled in by * @ref _CPU_Initialize and copied into the task's FP context area during * @ref _CPU_Context_Initialize. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #if 0 extern Context_Control_fp _CPU_Null_fp_context; #endif /** @} */ /** * @defgroup CPUInterrupt Processor Dependent Interrupt Management * * On some CPUs, RTEMS supports a software managed interrupt stack. * This stack is allocated by the Interrupt Manager and the switch * is performed in @ref _ISR_Handler. These variables contain pointers * to the lowest and highest addresses in the chunk of memory allocated * for the interrupt stack. Since it is unknown whether the stack * grows up or down (in general), this give the CPU dependent * code the option of picking the version it wants to use. * * NOTE: These two variables are required if the macro * @ref CPU_HAS_SOFTWARE_INTERRUPT_STACK is defined as TRUE. * * Port Specific Information: * * XXX document implementation including references if appropriate */ /**@{**/ /* * Nothing prevents the porter from declaring more CPU specific variables. * * Port Specific Information: * * XXX document implementation including references if appropriate */ /* XXX: if needed, put more variables here */ /** * @ingroup CPUContext * The size of the floating point context area. On some CPUs this * will not be a "sizeof" because the format of the floating point * area is not defined -- only the size is. This is usually on * CPUs with a "floating point save context" instruction. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_CONTEXT_FP_SIZE sizeof( Context_Control_fp ) /** * Amount of extra stack (above minimum stack size) required by * MPCI receive server thread. Remember that in a multiprocessor * system this thread must exist and be able to process all directives. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_MPCI_RECEIVE_SERVER_EXTRA_STACK 0 /** * This defines the number of entries in the @ref _ISR_Vector_table managed * by RTEMS. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_INTERRUPT_NUMBER_OF_VECTORS 32 /** * This defines the highest interrupt vector number for this port. */ #define CPU_INTERRUPT_MAXIMUM_VECTOR_NUMBER (CPU_INTERRUPT_NUMBER_OF_VECTORS - 1) /** * This is defined if the port has a special way to report the ISR nesting * level. Most ports maintain the variable @a _ISR_Nest_level. */ #define CPU_PROVIDES_ISR_IS_IN_PROGRESS FALSE /** @} */ /** * @ingroup CPUContext * Should be large enough to run all RTEMS tests. This ensures * that a "reasonable" small application should not have any problems. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_STACK_MINIMUM_SIZE (1024*4) #define CPU_SIZEOF_POINTER 4 /** * CPU's worst alignment requirement for data types on a byte boundary. This * alignment does not take into account the requirements for the stack. * * Port Specific Information: * The LM32 architecture manual simply states: "All memory accesses must be * aligned to the size of the access", and there is no hardware support * whatsoever for 64-bit numbers. * (lm32_archman.pdf, July 2009, p. 15) */ #define CPU_ALIGNMENT 4 /** * This number corresponds to the byte alignment requirement for the * heap handler. This alignment requirement may be stricter than that * for the data types alignment specified by @ref CPU_ALIGNMENT. It is * common for the heap to follow the same alignment requirement as * @ref CPU_ALIGNMENT. If the @ref CPU_ALIGNMENT is strict enough for * the heap, then this should be set to @ref CPU_ALIGNMENT. * * NOTE: This does not have to be a power of 2 although it should be * a multiple of 2 greater than or equal to 2. The requirement * to be a multiple of 2 is because the heap uses the least * significant field of the front and back flags to indicate * that a block is in use or free. So you do not want any odd * length blocks really putting length data in that bit. * * On byte oriented architectures, @ref CPU_HEAP_ALIGNMENT normally will * have to be greater or equal to than @ref CPU_ALIGNMENT to ensure that * elements allocated from the heap meet all restrictions. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_HEAP_ALIGNMENT CPU_ALIGNMENT /** * This number corresponds to the byte alignment requirement for memory * buffers allocated by the partition manager. This alignment requirement * may be stricter than that for the data types alignment specified by * @ref CPU_ALIGNMENT. It is common for the partition to follow the same * alignment requirement as @ref CPU_ALIGNMENT. If the @ref CPU_ALIGNMENT is * strict enough for the partition, then this should be set to * @ref CPU_ALIGNMENT. * * NOTE: This does not have to be a power of 2. It does have to * be greater or equal to than @ref CPU_ALIGNMENT. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define CPU_PARTITION_ALIGNMENT CPU_ALIGNMENT /** * This number corresponds to the byte alignment requirement for the * stack. This alignment requirement may be stricter than that for the * data types alignment specified by @ref CPU_ALIGNMENT. * * * Port Specific Information: * * Stack is software-managed */ #define CPU_STACK_ALIGNMENT CPU_ALIGNMENT /* * ISR handler macros */ /** * @addtogroup CPUInterrupt */ /**@{**/ /** * Support routine to initialize the RTEMS vector table after it is allocated. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define _CPU_Initialize_vectors() /** * Disable all interrupts for an RTEMS critical section. The previous * level is returned in @a _isr_cookie. * * @param[out] _isr_cookie will contain the previous level cookie * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define _CPU_ISR_Disable( _isr_cookie ) \ lm32_disable_interrupts( _isr_cookie ); /** * Enable interrupts to the previous level (returned by _CPU_ISR_Disable). * This indicates the end of an RTEMS critical section. The parameter * @a _isr_cookie is not modified. * * @param[in] _isr_cookie contain the previous level cookie * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define _CPU_ISR_Enable( _isr_cookie ) \ lm32_enable_interrupts( _isr_cookie ); /** * This temporarily restores the interrupt to @a _isr_cookie before immediately * disabling them again. This is used to divide long RTEMS critical * sections into two or more parts. The parameter @a _isr_cookie is not * modified. * * @param[in] _isr_cookie contain the previous level cookie * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define _CPU_ISR_Flash( _isr_cookie ) \ lm32_flash_interrupts( _isr_cookie ); RTEMS_INLINE_ROUTINE bool _CPU_ISR_Is_enabled( uint32_t level ) { return ( level & 0x0001 ) != 0; } /** * This routine and @ref _CPU_ISR_Get_level * Map the interrupt level in task mode onto the hardware that the CPU * actually provides. Currently, interrupt levels which do not * map onto the CPU in a generic fashion are undefined. Someday, * it would be nice if these were "mapped" by the application * via a callout. For example, m68k has 8 levels 0 - 7, levels * 8 - 255 would be available for bsp/application specific meaning. * This could be used to manage a programmable interrupt controller * via the rtems_task_mode directive. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define _CPU_ISR_Set_level( new_level ) \ { \ _CPU_ISR_Enable( ( new_level==0 ) ? 1 : 0 ); \ } /** * Return the current interrupt disable level for this task in * the format used by the interrupt level portion of the task mode. * * NOTE: This routine usually must be implemented as a subroutine. * * Port Specific Information: * * XXX document implementation including references if appropriate */ uint32_t _CPU_ISR_Get_level( void ); /* end of ISR handler macros */ /** @} */ /* Context handler macros */ /** * @ingroup CPUContext * Initialize the context to a state suitable for starting a * task after a context restore operation. Generally, this * involves: * * - setting a starting address * - preparing the stack * - preparing the stack and frame pointers * - setting the proper interrupt level in the context * - initializing the floating point context * * This routine generally does not set any unnecessary register * in the context. The state of the "general data" registers is * undefined at task start time. * * @param[in] _the_context is the context structure to be initialized * @param[in] _stack_base is the lowest physical address of this task's stack * @param[in] _size is the size of this task's stack * @param[in] _isr is the interrupt disable level * @param[in] _entry_point is the thread's entry point. This is * always @a _Thread_Handler * @param[in] _is_fp is TRUE if the thread is to be a floating * point thread. This is typically only used on CPUs where the * FPU may be easily disabled by software such as on the SPARC * where the PSR contains an enable FPU bit. * * Port Specific Information: * * XXX document implementation including references if appropriate */ extern char _gp[]; #define _CPU_Context_Initialize( _the_context, _stack_base, _size, \ _isr, _entry_point, _is_fp, _tls_area ) \ do { \ uint32_t _stack = (uint32_t)(_stack_base) + (_size) - 4; \ \ (void) _is_fp; /* avoid warning for being unused */ \ (void) _isr; /* avoid warning for being unused */ \ (_the_context)->gp = (uint32_t)_gp; \ (_the_context)->fp = (uint32_t)_stack; \ (_the_context)->sp = (uint32_t)_stack; \ (_the_context)->ra = (uint32_t)(_entry_point); \ } while ( 0 ) /** * This routine is responsible for somehow restarting the currently * executing task. If you are lucky, then all that is necessary * is restoring the context. Otherwise, there will need to be * a special assembly routine which does something special in this * case. For many ports, simply adding a label to the restore path * of @ref _CPU_Context_switch will work. On other ports, it may be * possibly to load a few arguments and jump to the restore path. It will * not work if restarting self conflicts with the stack frame * assumptions of restoring a context. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define _CPU_Context_Restart_self( _the_context ) \ _CPU_Context_restore( (_the_context) ); /** * @ingroup CPUContext * The purpose of this macro is to allow the initial pointer into * a floating point context area (used to save the floating point * context) to be at an arbitrary place in the floating point * context area. * * This is necessary because some FP units are designed to have * their context saved as a stack which grows into lower addresses. * Other FP units can be saved by simply moving registers into offsets * from the base of the context area. Finally some FP units provide * a "dump context" instruction which could fill in from high to low * or low to high based on the whim of the CPU designers. * * @param[in] _base is the lowest physical address of the floating point * context area * @param[in] _offset is the offset into the floating point area * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define _CPU_Context_Fp_start( _base, _offset ) #if 0 ( (void *) _Addresses_Add_offset( (_base), (_offset) ) ) #endif /** * This routine initializes the FP context area passed to it to. * There are a few standard ways in which to initialize the * floating point context. The code included for this macro assumes * that this is a CPU in which a "initial" FP context was saved into * @a _CPU_Null_fp_context and it simply copies it to the destination * context passed to it. * * Other floating point context save/restore models include: * -# not doing anything, and * -# putting a "null FP status word" in the correct place in the FP context. * * @param[in] _destination is the floating point context area * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define _CPU_Context_Initialize_fp( _destination ) #if 0 { \ *(*(_destination)) = _CPU_Null_fp_context; \ } #endif /* end of Context handler macros */ /* Fatal Error manager macros */ /** * This routine copies _error into a known place -- typically a stack * location or a register, optionally disables interrupts, and * halts/stops the CPU. * * Port Specific Information: * * XXX document implementation including references if appropriate */ #define _CPU_Fatal_halt( _source, _error ) \ { \ } /* end of Fatal Error manager macros */ #define CPU_USE_GENERIC_BITFIELD_CODE TRUE /* functions */ /** * This routine performs CPU dependent initialization. * * Port Specific Information: * * XXX document implementation including references if appropriate */ void _CPU_Initialize(void); /** * @addtogroup CPUInterrupt */ /**@{**/ /** * This routine installs a "raw" interrupt handler directly into the * processor's vector table. * * @param[in] vector is the vector number * @param[in] new_handler is the raw ISR handler to install * @param[in] old_handler is the previously installed ISR Handler * * Port Specific Information: * * XXX document implementation including references if appropriate */ void _CPU_ISR_install_raw_handler( uint32_t vector, proc_ptr new_handler, proc_ptr *old_handler ); /** * This routine installs an interrupt vector. * * @param[in] vector is the vector number * @param[in] new_handler is the RTEMS ISR handler to install * @param[in] old_handler is the previously installed ISR Handler * * Port Specific Information: * * XXX document implementation including references if appropriate */ void _CPU_ISR_install_vector( uint32_t vector, proc_ptr new_handler, proc_ptr *old_handler ); /** * This routine installs the hardware interrupt stack pointer. * * NOTE: It need only be provided if @ref CPU_HAS_HARDWARE_INTERRUPT_STACK * is TRUE. * * Port Specific Information: * * XXX document implementation including references if appropriate */ void _CPU_Install_interrupt_stack( void ); /** @} */ /** * This routine is the CPU dependent IDLE thread body. * * NOTE: It need only be provided if @ref CPU_PROVIDES_IDLE_THREAD_BODY * is TRUE. * * Port Specific Information: * * XXX document implementation including references if appropriate */ void *_CPU_Thread_Idle_body( uintptr_t ignored ); /** * @ingroup CPUContext * This routine switches from the run context to the heir context. * * @param[in] run points to the context of the currently executing task * @param[in] heir points to the context of the heir task * * Port Specific Information: * * XXX document implementation including references if appropriate */ void _CPU_Context_switch( Context_Control *run, Context_Control *heir ); /** * @addtogroup CPUContext */ /**@{**/ /** * This routine is generally used only to restart self in an * efficient manner. It may simply be a label in @ref _CPU_Context_switch. * * @param[in] new_context points to the context to be restored. * * NOTE: May be unnecessary to reload some registers. * * Port Specific Information: * * XXX document implementation including references if appropriate */ void _CPU_Context_restore( Context_Control *new_context ) RTEMS_NO_RETURN; /** * This routine saves the floating point context passed to it. * * @param[in] fp_context_ptr is a pointer to a pointer to a floating * point context area * * @return on output @a *fp_context_ptr will contain the address that * should be used with @ref _CPU_Context_restore_fp to restore this context. * * Port Specific Information: * * XXX document implementation including references if appropriate */ void _CPU_Context_save_fp( Context_Control_fp **fp_context_ptr ); /** * This routine restores the floating point context passed to it. * * @param[in] fp_context_ptr is a pointer to a pointer to a floating * point context area to restore * * @return on output @a *fp_context_ptr will contain the address that * should be used with @ref _CPU_Context_save_fp to save this context. * * Port Specific Information: * * XXX document implementation including references if appropriate */ void _CPU_Context_restore_fp( Context_Control_fp **fp_context_ptr ); static inline void _CPU_Context_volatile_clobber( uintptr_t pattern ) { /* TODO */ } static inline void _CPU_Context_validate( uintptr_t pattern ) { while (1) { /* TODO */ } } /** @} */ /* FIXME */ typedef CPU_Interrupt_frame CPU_Exception_frame; void _CPU_Exception_frame_print( const CPU_Exception_frame *frame ); /** * @ingroup CPUEndian * The following routine swaps the endian format of an unsigned int. * It must be static because it is referenced indirectly. * * This version will work on any processor, but if there is a better * way for your CPU PLEASE use it. The most common way to do this is to: * * swap least significant two bytes with 16-bit rotate * swap upper and lower 16-bits * swap most significant two bytes with 16-bit rotate * * Some CPUs have special instructions which swap a 32-bit quantity in * a single instruction (e.g. i486). It is probably best to avoid * an "endian swapping control bit" in the CPU. One good reason is * that interrupts would probably have to be disabled to ensure that * an interrupt does not try to access the same "chunk" with the wrong * endian. Another good reason is that on some CPUs, the endian bit * endianness for ALL fetches -- both code and data -- so the code * will be fetched incorrectly. * * @param[in] value is the value to be swapped * @return the value after being endian swapped * * Port Specific Information: * * XXX document implementation including references if appropriate */ static inline uint32_t CPU_swap_u32( uint32_t value ) { uint32_t byte1, byte2, byte3, byte4, swapped; byte4 = (value >> 24) & 0xff; byte3 = (value >> 16) & 0xff; byte2 = (value >> 8) & 0xff; byte1 = value & 0xff; swapped = (byte1 << 24) | (byte2 << 16) | (byte3 << 8) | byte4; return swapped; } /** * @ingroup CPUEndian * This routine swaps a 16 bir quantity. * * @param[in] value is the value to be swapped * @return the value after being endian swapped */ static inline uint16_t CPU_swap_u16(uint16_t v) { return v << 8 | v >> 8; } typedef uint32_t CPU_Counter_ticks; CPU_Counter_ticks _CPU_Counter_read( void ); static inline CPU_Counter_ticks _CPU_Counter_difference( CPU_Counter_ticks second, CPU_Counter_ticks first ) { return second - first; } #ifdef __cplusplus } #endif #endif