/* * Copyright (c) 2013, 2018 embedded brains GmbH. All rights reserved. * * embedded brains GmbH * Dornierstr. 4 * 82178 Puchheim * Germany * * * The license and distribution terms for this file may be * found in the file LICENSE in this distribution or at * http://www.rtems.org/license/LICENSE. */ #include #include #include static void bsp_inter_processor_interrupt(void *arg) { _SMP_Inter_processor_interrupt_handler(_Per_CPU_Get()); } uint32_t _CPU_SMP_Initialize(void) { return arm_gic_irq_processor_count(); } void _CPU_SMP_Finalize_initialization(uint32_t cpu_count) { if (cpu_count > 0) { rtems_status_code sc; sc = rtems_interrupt_handler_install( ARM_GIC_IRQ_SGI_0, "IPI", RTEMS_INTERRUPT_UNIQUE, bsp_inter_processor_interrupt, NULL ); _Assert(sc == RTEMS_SUCCESSFUL); (void) sc; #if defined(BSP_DATA_CACHE_ENABLED) || defined(BSP_INSTRUCTION_CACHE_ENABLED) /* Enable unified L2 cache */ rtems_cache_enable_data(); #endif } } void _CPU_SMP_Prepare_start_multitasking( void ) { /* Do nothing */ } void _CPU_SMP_Send_interrupt( uint32_t target_processor_index ) { arm_gic_irq_generate_software_irq( ARM_GIC_IRQ_SGI_0, 1U << target_processor_index ); }