From b2ec2d15971503466e1debf596dc84b6af0f9b13 Mon Sep 17 00:00:00 2001 From: Sebastian Huber Date: Tue, 22 Apr 2014 07:46:56 +0200 Subject: sparc: Optimize context switch The registers g2 through g4 are reserved for applications. GCC uses them as volatile registers by default. So they are treated like volatile registers in RTEMS as well. --- doc/cpu_supplement/sparc.t | 3 +++ 1 file changed, 3 insertions(+) (limited to 'doc') diff --git a/doc/cpu_supplement/sparc.t b/doc/cpu_supplement/sparc.t index 616f79f5c2..320c250e40 100644 --- a/doc/cpu_supplement/sparc.t +++ b/doc/cpu_supplement/sparc.t @@ -397,6 +397,9 @@ describes the role of each of these registers: @end html @end ifset +The registers g2 through g4 are reserved for applications. GCC uses them as +volatile registers by default. So they are treated like volatile registers in +RTEMS as well. @subsubsection Floating Point Registers -- cgit v1.2.3