summaryrefslogtreecommitdiffstats
path: root/bsps/riscv (unfollow)
Commit message (Expand)AuthorFilesLines
2023-03-28bsps/riscv: add riscv/kendrytek210 BSP variant source changesAlan Cudmore7-6/+171
2023-03-28bsps/riscv: add device tree source and device tree blob header for k210 bsp v...Alan Cudmore2-0/+531
2023-03-17bsps/riscv: Use per-CPU mtimecmp in clock driverSebastian Huber1-26/+15
2023-03-17bsps/riscv: Fix riscv_get_hart_index_by_phandle()Sebastian Huber2-2/+10
2023-03-17bsps/riscv: Make SMP start more robustSebastian Huber2-6/+15
2023-02-16doxygen: Add Doxygen files to a groupSebastian Huber1-0/+8
2023-01-24clockdrv: Add clock driver implementation groupSebastian Huber1-2/+3
2023-01-24tm27: Avoid function pointer castsSebastian Huber1-4/+2
2023-01-12riscv: Resurrect RISCV_ENABLE_HTIF_SUPPORTSebastian Huber6-12/+30
2022-12-23RISC-V: Always probe for HTIF and remove RISCV_ENABLE_HTIF_SUPPORTHesham Almatary6-26/+18
2022-12-02bsps/irq: Rename handler in dispatch tableSebastian Huber1-2/+2
2022-11-23bsps/riscv: Simplify PLIC supportSebastian Huber1-28/+30
2022-11-23bsps/riscv: Fix PLIC enable register countSebastian Huber1-3/+5
2022-11-23bsps/riscv: Add riscv_plic_cpu_0_init()Sebastian Huber1-13/+23
2022-11-23bsps/riscv: Fix bsp_fdt_map_intr()Sebastian Huber1-1/+1
2022-11-14bsps/riscv: Change license to BSD-2 for files with Gaisler copyrightDaniel Cederman5-12/+90
2022-11-11bsps/riscv: Fix software interrupt dispatchingSebastian Huber1-2/+4
2022-11-11bsps/noel: Fix interrupt supportSebastian Huber1-0/+2
2022-11-10bsps/riscv: Fix PLIC enable register countSebastian Huber1-2/+2
2022-11-10bsps/riscv: Skip init on not configured processorsSebastian Huber1-0/+11
2022-11-10bsps/riscv: Simplify riscv_plic_init()Sebastian Huber1-30/+39
2022-11-10bsps/riscv: Simplify riscv_clint_init()Sebastian Huber1-14/+25
2022-11-10bsps/riscv: Add tm27 supportSebastian Huber1-1/+136
2022-11-10bsps/riscv: Always dispatch software interruptsSebastian Huber1-3/+2
2022-11-10bsps/riscv: bsp_interrupt_get/set_affinity()Sebastian Huber1-13/+6
2022-11-10bsps/riscv: bsp_interrupt_raise_on()Sebastian Huber1-4/+20
2022-11-10bsps/riscv: bsp_interrupt_is_pending()Sebastian Huber1-2/+25
2022-11-10bsps/riscv: bsp_interrupt_get_attributes()Sebastian Huber1-0/+15
2022-11-10bsps/riscv: Improve bsp_interrupt_vector_disable()Sebastian Huber1-0/+8
2022-11-10bsps/riscv: Improve bsp_interrupt_vector_enable()Sebastian Huber1-0/+8
2022-11-10bsps/riscv: bsp_interrupt_vector_is_enabled()Sebastian Huber1-2/+47
2022-11-10bsps/riscv: bsp_interrupt_is_valid_vector()Sebastian Huber2-1/+18
2022-11-04bsps/riscv: Use start data for objectSebastian Huber1-0/+6
2022-10-28bsps/riscv: Workaround for sporadic linker issuesSebastian Huber1-0/+1
2022-10-14bsps: Improve riscv console FDT parsingAlan Cudmore1-9/+5
2022-10-14riscv: Move functions to avoid build issuesSebastian Huber1-10/+0
2022-09-20bsps/riscv: Add Microchip PolarFire SoC BSP variantPadmarao Begari8-4/+132
2022-09-20bsps/riscv: Add device tree blobPadmarao Begari2-0/+967
2022-09-19bsps/riscv/riscv: Fix fe310_uart_readAlan Cudmore1-2/+5
2022-09-06bsp/riscv: Add NOEL-V BSPMartin Aberg8-0/+469
2022-09-06bsp/riscv: Work area size based on /memory node in fdtDaniel Cederman1-0/+144
2022-02-25riscv: Use zicsr architecture extensionSebastian Huber2-1/+8
2022-02-25bsps/riscv: Add missing includeSebastian Huber1-0/+1
2021-11-29bsp_specs: Delete last remnants of these.Joel Sherrill2-0/+0
2021-09-21build: Remove old build systemSebastian Huber6-534/+0
2021-07-28score: Canonicalize _CPU_Fatal_halt()Sebastian Huber2-2/+4
2021-07-27bsps/irq: bsp_interrupt_facility_initialize()Sebastian Huber2-6/+2
2021-07-26bsps/irq: bsp_interrupt_set_affinity()Sebastian Huber4-6/+10
2021-07-26bsps/irq: bsp_interrupt_get_affinity()Sebastian Huber4-4/+8
2021-07-26bsps/irq: bsp_interrupt_vector_disable()Sebastian Huber2-2/+5