summaryrefslogtreecommitdiffstats
path: root/cpukit/score/cpu
diff options
context:
space:
mode:
Diffstat (limited to 'cpukit/score/cpu')
-rw-r--r--cpukit/score/cpu/h8300/cpu_asm.S57
-rw-r--r--cpukit/score/cpu/h8300/rtems/score/cpu.h52
2 files changed, 75 insertions, 34 deletions
diff --git a/cpukit/score/cpu/h8300/cpu_asm.S b/cpukit/score/cpu/h8300/cpu_asm.S
index 6022f39798..157ac8a026 100644
--- a/cpukit/score/cpu/h8300/cpu_asm.S
+++ b/cpukit/score/cpu/h8300/cpu_asm.S
@@ -18,20 +18,20 @@
;.equ RUNCONTEXT_ARG, er0
;.equ HEIRCONTEXT_ARG, er1
-
-/*
+/*
* Make sure we tell the assembler what type of CPU model we are
* being compiled for.
- */
+ */
#if defined(__H8300H__)
- .h8300h
+ .h8300h
#endif
-#if defined(__H8300S__)
- .h8300s
+#if defined(__H8300S__)
+ .h8300s
#endif
- .text
+ .text
+ .text
/*
GCC Compiled with optimisations and Wimplicit decs to ensure
that stack from doesn't change
@@ -43,11 +43,12 @@
*/
.align 2
+
.global __CPU_Context_switch
+
__CPU_Context_switch:
-#if defined(__H8300H__) || defined(__H8300S__)
/* Save Context */
- stc ccr,@(0:16,er0)
+ stc.w ccr,@(0:16,er0)
mov.l er7,@(2:16,er0)
mov.l er6,@(6:16,er0)
mov.l er5,@(10:16,er0)
@@ -64,19 +65,18 @@ restore:
mov.l @(10:16,er1),er5
mov.l @(6:16,er1),er6
mov.l @(2:16,er1),er7
- ldc @(0:16,er1),ccr
-#endif
+ ldc.w @(0:16,er1),ccr
+
rts
.align 2
+
.global __CPU_Context_restore
+
__CPU_Context_restore:
-#if defined(__H8300H__) || defined(__H8300S__)
- mov.l er0,er1
- jmp @restore:24
-#else
- rts
-#endif
+
+ Mov.l er0,er1
+ jmp @restore:24
@@ -96,7 +96,6 @@ __CPU_Context_restore:
__ISR_Handler:
-#if defined(__H8300H__) || defined(__H8300S__)
mov.l er1,@-er7
mov.l er2,@-er7
mov.l er3,@-er7
@@ -105,7 +104,7 @@ __ISR_Handler:
mov.l er6,@-er7
/* Set IRQ Stack */
- orc #0x80,ccr
+ orc #0xc0,ccr
mov.l er7,er6 ; save stack pointer
mov.l @__ISR_Nest_level,er1
bne nested
@@ -132,7 +131,7 @@ nested:
mov.l @er1,er1
jsr @er1 ; er0 = arg1 =vector
- orc #0x80,ccr
+ orc #0xc0,ccr
mov.l @__ISR_Nest_level,er1
dec.l #1,er1
mov.l er1,@__ISR_Nest_level
@@ -150,7 +149,7 @@ nested:
/* Context switch here through ISR_Dispatch */
bframe:
- orc #0x80,ccr
+ orc #0xc0,ccr
/* Pop Stack */
mov @er7+,er6
mov er6,er7
@@ -159,12 +158,7 @@ bframe:
/* Set up IRQ stack frame and dispatch to _ISR_Dispatch */
- stc ccr,@er2
- and.l #0xff,er2
- rotr.l er2
- rotr.l er2
- rotr.l er2
- rotr.l er2
+ mov.l #0xc0000000,er2 /* Disable IRQ */
or.l #_ISR_Dispatch,er2
mov.l er2,@-er7
rte
@@ -175,7 +169,6 @@ exit:
orc #0x80,ccr
mov @er7+,er6
mov er6,er7
- andc #0x7f,ccr
mov @er7+,er6
mov @er7+,er5
mov @er7+,er4
@@ -183,23 +176,22 @@ exit:
mov @er7+,er2
mov @er7+,er1
mov @er7+,er0
- andc #0x7f,ccr
rte
-#endif
/*
Called from ISR_Handler as a way of ending IRQ
but allowing dispatch to another task.
Must use RTE as CCR is still on stack but IRQ has been serviced.
CCR and PC occupy same word so rte can be used.
+ now using task stack
*/
.align 2
.global _ISR_Dispatch
_ISR_Dispatch:
-#if defined(__H8300H__) || defined(__H8300S__)
- jsr @__Thread_Dispatch
+
+ Jsr @__Thread_Dispatch
mov @er7+,er6
mov @er7+,er5
mov @er7+,er4
@@ -208,7 +200,6 @@ _ISR_Dispatch:
mov @er7+,er1
mov @er7+,er0
rte
-#endif
.align 2
diff --git a/cpukit/score/cpu/h8300/rtems/score/cpu.h b/cpukit/score/cpu/h8300/rtems/score/cpu.h
index 7d85c560bf..af01b604cf 100644
--- a/cpukit/score/cpu/h8300/rtems/score/cpu.h
+++ b/cpukit/score/cpu/h8300/rtems/score/cpu.h
@@ -603,13 +603,61 @@ SCORE_EXTERN void (*_CPU_Thread_dispatch_pointer)();
/* ISR handler macros */
+/* COPE With Brain dead version of GCC distributed with Hitachi HIView Tools.
+ Note requires ISR_Level be unsigned16 or assembler croaks.
+*/
+
+#if (__GNUC__ == 2 && __GNUC_MINOR__ == 7 )
+
+
+/*
+ * Disable all interrupts for an RTEMS critical section. The previous
+ * level is returned in _level.
+ */
+
+#define _CPU_ISR_Disable( _isr_cookie ) \
+ do { \
+ asm volatile( "stc.w ccr, @-er7 ;\n orc #0xC0,ccr ;\n mov.w @er7+,%0" : : "r" (_isr_cookie) ); \
+ } while (0)
+
+
+/*
+ * Enable interrupts to the previois level (returned by _CPU_ISR_Disable).
+ * This indicates the end of an RTEMS critical section. The parameter
+ * _level is not modified.
+ */
+
+
+#define _CPU_ISR_Enable( _isr_cookie ) \
+ do { \
+ asm volatile( "mov.w %0,@-er7 ;\n ldc.w @er7+, ccr" : : "r" (_isr_cookie) ); \
+ } while (0)
+
+
+/*
+ * This temporarily restores the interrupt to _level before immediately
+ * disabling them again. This is used to divide long RTEMS critical
+ * sections into two or more parts. The parameter _level is not
+ * modified.
+ */
+
+
+#define _CPU_ISR_Flash( _isr_cookie ) \
+ do { \
+ asm volatile( "mov.w %0,@-er7 ;\n ldc.w @er7+, ccr ;\n orc #0xC0,ccr" : : "r" (_isr_cookie) ); \
+ } while (0)
+
+/* end of ISR handler macros */
+
+#else
+
/*
* Disable all interrupts for an RTEMS critical section. The previous
* level is returned in _level.
*
* H8300 Specific Information:
*
- * XXX FIXME this does not nest properly for the H8300.
+ * XXX
*/
#if defined(__H8300__)
@@ -669,6 +717,8 @@ SCORE_EXTERN void (*_CPU_Thread_dispatch_pointer)();
} while (0)
#endif
+#endif /* end of old gcc */
+
/*
* Map interrupt level in task mode onto the hardware that the CPU