diff options
author | Joel Sherrill <joel.sherrill@OARcorp.com> | 2001-04-20 13:07:34 +0000 |
---|---|---|
committer | Joel Sherrill <joel.sherrill@OARcorp.com> | 2001-04-20 13:07:34 +0000 |
commit | 176e1ed8aa32d46f18a40a8f90f2c43e7dcec434 (patch) | |
tree | c9272f5684764d09534391bca3a2cadfacbbeb83 /c/src/exec/score/cpu/mips/ChangeLog | |
parent | 2001-04-16 Joel Sherrill <joel@OARcorp.com> (diff) | |
download | rtems-176e1ed8aa32d46f18a40a8f90f2c43e7dcec434.tar.bz2 |
2001-04-20 Joel Sherrill <joel@OARcorp.com>
* cpu_asm.S: Added code to save and restore SR and EPC to
properly support nested interrupts. Note that the ISR
(not RTEMS) enables interrupts allowing the nesting to occur.
Diffstat (limited to '')
-rw-r--r-- | c/src/exec/score/cpu/mips/ChangeLog | 6 |
1 files changed, 6 insertions, 0 deletions
diff --git a/c/src/exec/score/cpu/mips/ChangeLog b/c/src/exec/score/cpu/mips/ChangeLog index 03daf07e5e..c299901989 100644 --- a/c/src/exec/score/cpu/mips/ChangeLog +++ b/c/src/exec/score/cpu/mips/ChangeLog @@ -1,3 +1,9 @@ +2001-04-20 Joel Sherrill <joel@OARcorp.com> + + * cpu_asm.S: Added code to save and restore SR and EPC to + properly support nested interrupts. Note that the ISR + (not RTEMS) enables interrupts allowing the nesting to occur. + 2001-03-14 Joel Sherrill <joel@OARcorp.com> * cpu.c, rtems/score/cpu.h, rtems/score/mipstypes.h: |